blob: a301385a81b17f46dfb4a29c0791032570128276 [file] [log] [blame]
Kévin Redon69b92d92019-01-24 16:39:20 +01001format_version: '2'
Kévin Redon9b970d62019-01-24 16:46:18 +01002name: sysmoOCTSIM
Kévin Redon69b92d92019-01-24 16:39:20 +01003versions:
4 api: '1.0'
Harald Welte863ea292019-02-24 10:05:12 +01005 backend: 1.5.122
6 commit: 820baecf7dd115d94b0d42ee3b0b9d6ba2da7113
7 content: 1.0.1405
Kévin Redon69b92d92019-01-24 16:39:20 +01008 content_pack_name: acme-packs-all
9 format: '2'
Harald Welte863ea292019-02-24 10:05:12 +010010 frontend: 1.5.1826
Kévin Redon69b92d92019-01-24 16:39:20 +010011board:
Kévin Redon4e39b012019-01-30 15:55:58 +010012 identifier: CustomBoard
13 device: SAME54N19A-AF
Kévin Redon69b92d92019-01-24 16:39:20 +010014details: null
Kévin Redon4e39b012019-01-30 15:55:58 +010015application: null
Kévin Redon69b92d92019-01-24 16:39:20 +010016middlewares:
17 USB_CHAPTER_9:
18 user_label: USB_CHAPTER_9
19 configuration: {}
20 definition: Atmel:USB:0.0.1::USB_Chapter_9
21 functionality: USB_Chapter_9
22 api: USB:Protocol:Core
23 dependencies: {}
24 USB_CLASS_CDC:
25 user_label: USB_CLASS_CDC
26 configuration: {}
27 definition: Atmel:USB:0.0.1::USB_Class_CDC
28 functionality: USB_Class_CDC
29 api: USB:Protocol:CDC
30 dependencies:
31 USB Chapter 9: USB_CHAPTER_9
Kévin Redon4e39b012019-01-30 15:55:58 +010032 USB_DEVICE_STACK_CORE_INSTANCE:
33 user_label: USB_DEVICE_STACK_CORE_INSTANCE
Kévin Redon69b92d92019-01-24 16:39:20 +010034 configuration:
35 usbd_hs_sp: false
36 definition: Atmel:USB:0.0.1::USB_Device_Core
37 functionality: USB_Device_Core
38 api: USB:Device:Core
39 dependencies:
40 USB Chapter 9: USB_CHAPTER_9
41 USB Device instance: USB_DEVICE_INSTANCE
42 USB_DEVICE_CDC_ACM:
43 user_label: USB_DEVICE_CDC_ACM
44 configuration:
45 usb_cdcd_acm_bcddevice: 256
46 usb_cdcd_acm_bcdusb: USB 2.0 version
47 usb_cdcd_acm_bconfigval: 1
48 usb_cdcd_acm_bmattri: Bus power supply, not support for remote wakeup
49 usb_cdcd_acm_bmaxpksz0: 64 bytes
50 usb_cdcd_acm_bmaxpower: 50
51 usb_cdcd_acm_bnumconfig: 1
52 usb_cdcd_acm_comm_baltset: 0
53 usb_cdcd_acm_comm_bifcnum: 0
54 usb_cdcd_acm_comm_iifc: 0
55 usb_cdcd_acm_comm_int_interval: 10
56 usb_cdcd_acm_comm_int_maxpksz: 64 bytes
57 usb_cdcd_acm_data_baltset: 0
58 usb_cdcd_acm_data_bifcnum: 1
59 usb_cdcd_acm_data_buckout_maxpksz: 64 bytes
60 usb_cdcd_acm_data_buckout_maxpksz_hs: 512 bytes
61 usb_cdcd_acm_data_builin_maxpksz: 64 bytes
62 usb_cdcd_acm_data_builin_maxpksz_hs: 512 bytes
63 usb_cdcd_acm_data_bulkin_epaddr: EndpointAddress = 0x81
64 usb_cdcd_acm_data_bulkout_epaddr: EndpointAddress = 0x01
65 usb_cdcd_acm_data_iifc: 0
66 usb_cdcd_acm_epaddr: EndpointAddress = 0x82
67 usb_cdcd_acm_iconfig_en: false
68 usb_cdcd_acm_iconfig_str: ''
Kévin Redon3bc17752019-01-24 16:55:39 +010069 usb_cdcd_acm_idproduct: 24897
70 usb_cdcd_acm_idvender: 7504
71 usb_cdcd_acm_imanufact_en: true
72 usb_cdcd_acm_imanufact_str: sysmocom
73 usb_cdcd_acm_iproduct_en: true
74 usb_cdcd_acm_iproduct_str: sysmoOCTSIM
Kévin Redon69b92d92019-01-24 16:39:20 +010075 usb_cdcd_acm_iserialnum_en: false
76 usb_cdcd_acm_iserialnum_str: 123456789ABCDEF
77 usb_cdcd_acm_langid: '0x0409'
Kévin Redon3bc17752019-01-24 16:55:39 +010078 usb_cdcd_acm_str_en: true
Kévin Redon69b92d92019-01-24 16:39:20 +010079 definition: Atmel:USB:0.0.1::USB_Device_CDC_ACM
80 functionality: USB_Device_CDC_ACM
81 api: USB:Device:CDC_ACM
82 dependencies:
Kévin Redon4e39b012019-01-30 15:55:58 +010083 USB Device Stack Core Instance: USB_DEVICE_STACK_CORE_INSTANCE
Kévin Redon69b92d92019-01-24 16:39:20 +010084 USB Class CDC: USB_CLASS_CDC
85drivers:
86 CMCC:
87 user_label: CMCC
Kévin Redon4e39b012019-01-30 15:55:58 +010088 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::CMCC::driver_config_definition::CMCC::HAL:HPL:CMCC
Kévin Redon69b92d92019-01-24 16:39:20 +010089 functionality: System
90 api: HAL:HPL:CMCC
91 configuration:
92 cache_size: 4 KB
93 cmcc_advanced_configuration: false
94 cmcc_clock_gating_disable: false
95 cmcc_data_cache_disable: false
96 cmcc_enable: false
97 cmcc_inst_cache_disable: false
98 optional_signals: []
99 variant: null
100 clocks:
101 domain_group: null
102 DMAC:
103 user_label: DMAC
Kévin Redon4e39b012019-01-30 15:55:58 +0100104 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::DMAC::driver_config_definition::DMAC::HAL:HPL:DMAC
Kévin Redon69b92d92019-01-24 16:39:20 +0100105 functionality: System
106 api: HAL:HPL:DMAC
107 configuration:
108 dmac_beatsize_0: 8-bit bus transfer
109 dmac_beatsize_1: 8-bit bus transfer
110 dmac_beatsize_10: 8-bit bus transfer
111 dmac_beatsize_11: 8-bit bus transfer
112 dmac_beatsize_12: 8-bit bus transfer
113 dmac_beatsize_13: 8-bit bus transfer
114 dmac_beatsize_14: 8-bit bus transfer
115 dmac_beatsize_15: 8-bit bus transfer
116 dmac_beatsize_16: 8-bit bus transfer
117 dmac_beatsize_17: 8-bit bus transfer
118 dmac_beatsize_18: 8-bit bus transfer
119 dmac_beatsize_19: 8-bit bus transfer
120 dmac_beatsize_2: 8-bit bus transfer
121 dmac_beatsize_20: 8-bit bus transfer
122 dmac_beatsize_21: 8-bit bus transfer
123 dmac_beatsize_22: 8-bit bus transfer
124 dmac_beatsize_23: 8-bit bus transfer
125 dmac_beatsize_24: 8-bit bus transfer
126 dmac_beatsize_25: 8-bit bus transfer
127 dmac_beatsize_26: 8-bit bus transfer
128 dmac_beatsize_27: 8-bit bus transfer
129 dmac_beatsize_28: 8-bit bus transfer
130 dmac_beatsize_29: 8-bit bus transfer
131 dmac_beatsize_3: 8-bit bus transfer
132 dmac_beatsize_30: 8-bit bus transfer
133 dmac_beatsize_31: 8-bit bus transfer
134 dmac_beatsize_4: 8-bit bus transfer
135 dmac_beatsize_5: 8-bit bus transfer
136 dmac_beatsize_6: 8-bit bus transfer
137 dmac_beatsize_7: 8-bit bus transfer
138 dmac_beatsize_8: 8-bit bus transfer
139 dmac_beatsize_9: 8-bit bus transfer
140 dmac_blockact_0: Channel will be disabled if it is the last block transfer in
141 the transaction
142 dmac_blockact_1: Channel will be disabled if it is the last block transfer in
143 the transaction
144 dmac_blockact_10: Channel will be disabled if it is the last block transfer
145 in the transaction
146 dmac_blockact_11: Channel will be disabled if it is the last block transfer
147 in the transaction
148 dmac_blockact_12: Channel will be disabled if it is the last block transfer
149 in the transaction
150 dmac_blockact_13: Channel will be disabled if it is the last block transfer
151 in the transaction
152 dmac_blockact_14: Channel will be disabled if it is the last block transfer
153 in the transaction
154 dmac_blockact_15: Channel will be disabled if it is the last block transfer
155 in the transaction
156 dmac_blockact_16: Channel will be disabled if it is the last block transfer
157 in the transaction
158 dmac_blockact_17: Channel will be disabled if it is the last block transfer
159 in the transaction
160 dmac_blockact_18: Channel will be disabled if it is the last block transfer
161 in the transaction
162 dmac_blockact_19: Channel will be disabled if it is the last block transfer
163 in the transaction
164 dmac_blockact_2: Channel will be disabled if it is the last block transfer in
165 the transaction
166 dmac_blockact_20: Channel will be disabled if it is the last block transfer
167 in the transaction
168 dmac_blockact_21: Channel will be disabled if it is the last block transfer
169 in the transaction
170 dmac_blockact_22: Channel will be disabled if it is the last block transfer
171 in the transaction
172 dmac_blockact_23: Channel will be disabled if it is the last block transfer
173 in the transaction
174 dmac_blockact_24: Channel will be disabled if it is the last block transfer
175 in the transaction
176 dmac_blockact_25: Channel will be disabled if it is the last block transfer
177 in the transaction
178 dmac_blockact_26: Channel will be disabled if it is the last block transfer
179 in the transaction
180 dmac_blockact_27: Channel will be disabled if it is the last block transfer
181 in the transaction
182 dmac_blockact_28: Channel will be disabled if it is the last block transfer
183 in the transaction
184 dmac_blockact_29: Channel will be disabled if it is the last block transfer
185 in the transaction
186 dmac_blockact_3: Channel will be disabled if it is the last block transfer in
187 the transaction
188 dmac_blockact_30: Channel will be disabled if it is the last block transfer
189 in the transaction
190 dmac_blockact_31: Channel will be disabled if it is the last block transfer
191 in the transaction
192 dmac_blockact_4: Channel will be disabled if it is the last block transfer in
193 the transaction
194 dmac_blockact_5: Channel will be disabled if it is the last block transfer in
195 the transaction
196 dmac_blockact_6: Channel will be disabled if it is the last block transfer in
197 the transaction
198 dmac_blockact_7: Channel will be disabled if it is the last block transfer in
199 the transaction
200 dmac_blockact_8: Channel will be disabled if it is the last block transfer in
201 the transaction
202 dmac_blockact_9: Channel will be disabled if it is the last block transfer in
203 the transaction
204 dmac_channel_0_settings: false
205 dmac_channel_10_settings: false
206 dmac_channel_11_settings: false
207 dmac_channel_12_settings: false
208 dmac_channel_13_settings: false
209 dmac_channel_14_settings: false
210 dmac_channel_15_settings: false
211 dmac_channel_16_settings: false
212 dmac_channel_17_settings: false
213 dmac_channel_18_settings: false
214 dmac_channel_19_settings: false
215 dmac_channel_1_settings: false
216 dmac_channel_20_settings: false
217 dmac_channel_21_settings: false
218 dmac_channel_22_settings: false
219 dmac_channel_23_settings: false
220 dmac_channel_24_settings: false
221 dmac_channel_25_settings: false
222 dmac_channel_26_settings: false
223 dmac_channel_27_settings: false
224 dmac_channel_28_settings: false
225 dmac_channel_29_settings: false
226 dmac_channel_2_settings: false
227 dmac_channel_30_settings: false
228 dmac_channel_31_settings: false
229 dmac_channel_3_settings: false
230 dmac_channel_4_settings: false
231 dmac_channel_5_settings: false
232 dmac_channel_6_settings: false
233 dmac_channel_7_settings: false
234 dmac_channel_8_settings: false
235 dmac_channel_9_settings: false
236 dmac_dbgrun: false
237 dmac_dstinc_0: false
238 dmac_dstinc_1: false
239 dmac_dstinc_10: false
240 dmac_dstinc_11: false
241 dmac_dstinc_12: false
242 dmac_dstinc_13: false
243 dmac_dstinc_14: false
244 dmac_dstinc_15: false
245 dmac_dstinc_16: false
246 dmac_dstinc_17: false
247 dmac_dstinc_18: false
248 dmac_dstinc_19: false
249 dmac_dstinc_2: false
250 dmac_dstinc_20: false
251 dmac_dstinc_21: false
252 dmac_dstinc_22: false
253 dmac_dstinc_23: false
254 dmac_dstinc_24: false
255 dmac_dstinc_25: false
256 dmac_dstinc_26: false
257 dmac_dstinc_27: false
258 dmac_dstinc_28: false
259 dmac_dstinc_29: false
260 dmac_dstinc_3: false
261 dmac_dstinc_30: false
262 dmac_dstinc_31: false
263 dmac_dstinc_4: false
264 dmac_dstinc_5: false
265 dmac_dstinc_6: false
266 dmac_dstinc_7: false
267 dmac_dstinc_8: false
268 dmac_dstinc_9: false
269 dmac_enable: false
270 dmac_evact_0: No action
271 dmac_evact_1: No action
272 dmac_evact_10: No action
273 dmac_evact_11: No action
274 dmac_evact_12: No action
275 dmac_evact_13: No action
276 dmac_evact_14: No action
277 dmac_evact_15: No action
278 dmac_evact_16: No action
279 dmac_evact_17: No action
280 dmac_evact_18: No action
281 dmac_evact_19: No action
282 dmac_evact_2: No action
283 dmac_evact_20: No action
284 dmac_evact_21: No action
285 dmac_evact_22: No action
286 dmac_evact_23: No action
287 dmac_evact_24: No action
288 dmac_evact_25: No action
289 dmac_evact_26: No action
290 dmac_evact_27: No action
291 dmac_evact_28: No action
292 dmac_evact_29: No action
293 dmac_evact_3: No action
294 dmac_evact_30: No action
295 dmac_evact_31: No action
296 dmac_evact_4: No action
297 dmac_evact_5: No action
298 dmac_evact_6: No action
299 dmac_evact_7: No action
300 dmac_evact_8: No action
301 dmac_evact_9: No action
302 dmac_evie_0: false
303 dmac_evie_1: false
304 dmac_evie_10: false
305 dmac_evie_11: false
306 dmac_evie_12: false
307 dmac_evie_13: false
308 dmac_evie_14: false
309 dmac_evie_15: false
310 dmac_evie_16: false
311 dmac_evie_17: false
312 dmac_evie_18: false
313 dmac_evie_19: false
314 dmac_evie_2: false
315 dmac_evie_20: false
316 dmac_evie_21: false
317 dmac_evie_22: false
318 dmac_evie_23: false
319 dmac_evie_24: false
320 dmac_evie_25: false
321 dmac_evie_26: false
322 dmac_evie_27: false
323 dmac_evie_28: false
324 dmac_evie_29: false
325 dmac_evie_3: false
326 dmac_evie_30: false
327 dmac_evie_31: false
328 dmac_evie_4: false
329 dmac_evie_5: false
330 dmac_evie_6: false
331 dmac_evie_7: false
332 dmac_evie_8: false
333 dmac_evie_9: false
334 dmac_evoe_0: false
335 dmac_evoe_1: false
336 dmac_evoe_10: false
337 dmac_evoe_11: false
338 dmac_evoe_12: false
339 dmac_evoe_13: false
340 dmac_evoe_14: false
341 dmac_evoe_15: false
342 dmac_evoe_16: false
343 dmac_evoe_17: false
344 dmac_evoe_18: false
345 dmac_evoe_19: false
346 dmac_evoe_2: false
347 dmac_evoe_20: false
348 dmac_evoe_21: false
349 dmac_evoe_22: false
350 dmac_evoe_23: false
351 dmac_evoe_24: false
352 dmac_evoe_25: false
353 dmac_evoe_26: false
354 dmac_evoe_27: false
355 dmac_evoe_28: false
356 dmac_evoe_29: false
357 dmac_evoe_3: false
358 dmac_evoe_30: false
359 dmac_evoe_31: false
360 dmac_evoe_4: false
361 dmac_evoe_5: false
362 dmac_evoe_6: false
363 dmac_evoe_7: false
364 dmac_evoe_8: false
365 dmac_evoe_9: false
366 dmac_evosel_0: Event generation disabled
367 dmac_evosel_1: Event generation disabled
368 dmac_evosel_10: Event generation disabled
369 dmac_evosel_11: Event generation disabled
370 dmac_evosel_12: Event generation disabled
371 dmac_evosel_13: Event generation disabled
372 dmac_evosel_14: Event generation disabled
373 dmac_evosel_15: Event generation disabled
374 dmac_evosel_16: Event generation disabled
375 dmac_evosel_17: Event generation disabled
376 dmac_evosel_18: Event generation disabled
377 dmac_evosel_19: Event generation disabled
378 dmac_evosel_2: Event generation disabled
379 dmac_evosel_20: Event generation disabled
380 dmac_evosel_21: Event generation disabled
381 dmac_evosel_22: Event generation disabled
382 dmac_evosel_23: Event generation disabled
383 dmac_evosel_24: Event generation disabled
384 dmac_evosel_25: Event generation disabled
385 dmac_evosel_26: Event generation disabled
386 dmac_evosel_27: Event generation disabled
387 dmac_evosel_28: Event generation disabled
388 dmac_evosel_29: Event generation disabled
389 dmac_evosel_3: Event generation disabled
390 dmac_evosel_30: Event generation disabled
391 dmac_evosel_31: Event generation disabled
392 dmac_evosel_4: Event generation disabled
393 dmac_evosel_5: Event generation disabled
394 dmac_evosel_6: Event generation disabled
395 dmac_evosel_7: Event generation disabled
396 dmac_evosel_8: Event generation disabled
397 dmac_evosel_9: Event generation disabled
398 dmac_lvl_0: Channel priority 0
399 dmac_lvl_1: Channel priority 0
400 dmac_lvl_10: Channel priority 0
401 dmac_lvl_11: Channel priority 0
402 dmac_lvl_12: Channel priority 0
403 dmac_lvl_13: Channel priority 0
404 dmac_lvl_14: Channel priority 0
405 dmac_lvl_15: Channel priority 0
406 dmac_lvl_16: Channel priority 0
407 dmac_lvl_17: Channel priority 0
408 dmac_lvl_18: Channel priority 0
409 dmac_lvl_19: Channel priority 0
410 dmac_lvl_2: Channel priority 0
411 dmac_lvl_20: Channel priority 0
412 dmac_lvl_21: Channel priority 0
413 dmac_lvl_22: Channel priority 0
414 dmac_lvl_23: Channel priority 0
415 dmac_lvl_24: Channel priority 0
416 dmac_lvl_25: Channel priority 0
417 dmac_lvl_26: Channel priority 0
418 dmac_lvl_27: Channel priority 0
419 dmac_lvl_28: Channel priority 0
420 dmac_lvl_29: Channel priority 0
421 dmac_lvl_3: Channel priority 0
422 dmac_lvl_30: Channel priority 0
423 dmac_lvl_31: Channel priority 0
424 dmac_lvl_4: Channel priority 0
425 dmac_lvl_5: Channel priority 0
426 dmac_lvl_6: Channel priority 0
427 dmac_lvl_7: Channel priority 0
428 dmac_lvl_8: Channel priority 0
429 dmac_lvl_9: Channel priority 0
430 dmac_lvlen0: true
431 dmac_lvlen1: true
432 dmac_lvlen2: true
433 dmac_lvlen3: true
434 dmac_lvlpri0: 0
435 dmac_lvlpri1: 0
436 dmac_lvlpri2: 0
437 dmac_lvlpri3: 0
438 dmac_rrlvlen0: Static arbitration scheme for channel with priority 0
439 dmac_rrlvlen1: Static arbitration scheme for channel with priority 1
440 dmac_rrlvlen2: Static arbitration scheme for channel with priority 2
441 dmac_rrlvlen3: Static arbitration scheme for channel with priority 3
442 dmac_runstdby_0: false
443 dmac_runstdby_1: false
444 dmac_runstdby_10: false
445 dmac_runstdby_11: false
446 dmac_runstdby_12: false
447 dmac_runstdby_13: false
448 dmac_runstdby_14: false
449 dmac_runstdby_15: false
450 dmac_runstdby_16: false
451 dmac_runstdby_17: false
452 dmac_runstdby_18: false
453 dmac_runstdby_19: false
454 dmac_runstdby_2: false
455 dmac_runstdby_20: false
456 dmac_runstdby_21: false
457 dmac_runstdby_22: false
458 dmac_runstdby_23: false
459 dmac_runstdby_24: false
460 dmac_runstdby_25: false
461 dmac_runstdby_26: false
462 dmac_runstdby_27: false
463 dmac_runstdby_28: false
464 dmac_runstdby_29: false
465 dmac_runstdby_3: false
466 dmac_runstdby_30: false
467 dmac_runstdby_31: false
468 dmac_runstdby_4: false
469 dmac_runstdby_5: false
470 dmac_runstdby_6: false
471 dmac_runstdby_7: false
472 dmac_runstdby_8: false
473 dmac_runstdby_9: false
474 dmac_srcinc_0: false
475 dmac_srcinc_1: false
476 dmac_srcinc_10: false
477 dmac_srcinc_11: false
478 dmac_srcinc_12: false
479 dmac_srcinc_13: false
480 dmac_srcinc_14: false
481 dmac_srcinc_15: false
482 dmac_srcinc_16: false
483 dmac_srcinc_17: false
484 dmac_srcinc_18: false
485 dmac_srcinc_19: false
486 dmac_srcinc_2: false
487 dmac_srcinc_20: false
488 dmac_srcinc_21: false
489 dmac_srcinc_22: false
490 dmac_srcinc_23: false
491 dmac_srcinc_24: false
492 dmac_srcinc_25: false
493 dmac_srcinc_26: false
494 dmac_srcinc_27: false
495 dmac_srcinc_28: false
496 dmac_srcinc_29: false
497 dmac_srcinc_3: false
498 dmac_srcinc_30: false
499 dmac_srcinc_31: false
500 dmac_srcinc_4: false
501 dmac_srcinc_5: false
502 dmac_srcinc_6: false
503 dmac_srcinc_7: false
504 dmac_srcinc_8: false
505 dmac_srcinc_9: false
506 dmac_stepsel_0: Step size settings apply to the destination address
507 dmac_stepsel_1: Step size settings apply to the destination address
508 dmac_stepsel_10: Step size settings apply to the destination address
509 dmac_stepsel_11: Step size settings apply to the destination address
510 dmac_stepsel_12: Step size settings apply to the destination address
511 dmac_stepsel_13: Step size settings apply to the destination address
512 dmac_stepsel_14: Step size settings apply to the destination address
513 dmac_stepsel_15: Step size settings apply to the destination address
514 dmac_stepsel_16: Step size settings apply to the destination address
515 dmac_stepsel_17: Step size settings apply to the destination address
516 dmac_stepsel_18: Step size settings apply to the destination address
517 dmac_stepsel_19: Step size settings apply to the destination address
518 dmac_stepsel_2: Step size settings apply to the destination address
519 dmac_stepsel_20: Step size settings apply to the destination address
520 dmac_stepsel_21: Step size settings apply to the destination address
521 dmac_stepsel_22: Step size settings apply to the destination address
522 dmac_stepsel_23: Step size settings apply to the destination address
523 dmac_stepsel_24: Step size settings apply to the destination address
524 dmac_stepsel_25: Step size settings apply to the destination address
525 dmac_stepsel_26: Step size settings apply to the destination address
526 dmac_stepsel_27: Step size settings apply to the destination address
527 dmac_stepsel_28: Step size settings apply to the destination address
528 dmac_stepsel_29: Step size settings apply to the destination address
529 dmac_stepsel_3: Step size settings apply to the destination address
530 dmac_stepsel_30: Step size settings apply to the destination address
531 dmac_stepsel_31: Step size settings apply to the destination address
532 dmac_stepsel_4: Step size settings apply to the destination address
533 dmac_stepsel_5: Step size settings apply to the destination address
534 dmac_stepsel_6: Step size settings apply to the destination address
535 dmac_stepsel_7: Step size settings apply to the destination address
536 dmac_stepsel_8: Step size settings apply to the destination address
537 dmac_stepsel_9: Step size settings apply to the destination address
538 dmac_stepsize_0: Next ADDR = ADDR + (BEATSIZE + 1) * 1
539 dmac_stepsize_1: Next ADDR = ADDR + (BEATSIZE + 1) * 1
540 dmac_stepsize_10: Next ADDR = ADDR + (BEATSIZE + 1) * 1
541 dmac_stepsize_11: Next ADDR = ADDR + (BEATSIZE + 1) * 1
542 dmac_stepsize_12: Next ADDR = ADDR + (BEATSIZE + 1) * 1
543 dmac_stepsize_13: Next ADDR = ADDR + (BEATSIZE + 1) * 1
544 dmac_stepsize_14: Next ADDR = ADDR + (BEATSIZE + 1) * 1
545 dmac_stepsize_15: Next ADDR = ADDR + (BEATSIZE + 1) * 1
546 dmac_stepsize_16: Next ADDR = ADDR + (BEATSIZE + 1) * 1
547 dmac_stepsize_17: Next ADDR = ADDR + (BEATSIZE + 1) * 1
548 dmac_stepsize_18: Next ADDR = ADDR + (BEATSIZE + 1) * 1
549 dmac_stepsize_19: Next ADDR = ADDR + (BEATSIZE + 1) * 1
550 dmac_stepsize_2: Next ADDR = ADDR + (BEATSIZE + 1) * 1
551 dmac_stepsize_20: Next ADDR = ADDR + (BEATSIZE + 1) * 1
552 dmac_stepsize_21: Next ADDR = ADDR + (BEATSIZE + 1) * 1
553 dmac_stepsize_22: Next ADDR = ADDR + (BEATSIZE + 1) * 1
554 dmac_stepsize_23: Next ADDR = ADDR + (BEATSIZE + 1) * 1
555 dmac_stepsize_24: Next ADDR = ADDR + (BEATSIZE + 1) * 1
556 dmac_stepsize_25: Next ADDR = ADDR + (BEATSIZE + 1) * 1
557 dmac_stepsize_26: Next ADDR = ADDR + (BEATSIZE + 1) * 1
558 dmac_stepsize_27: Next ADDR = ADDR + (BEATSIZE + 1) * 1
559 dmac_stepsize_28: Next ADDR = ADDR + (BEATSIZE + 1) * 1
560 dmac_stepsize_29: Next ADDR = ADDR + (BEATSIZE + 1) * 1
561 dmac_stepsize_3: Next ADDR = ADDR + (BEATSIZE + 1) * 1
562 dmac_stepsize_30: Next ADDR = ADDR + (BEATSIZE + 1) * 1
563 dmac_stepsize_31: Next ADDR = ADDR + (BEATSIZE + 1) * 1
564 dmac_stepsize_4: Next ADDR = ADDR + (BEATSIZE + 1) * 1
565 dmac_stepsize_5: Next ADDR = ADDR + (BEATSIZE + 1) * 1
566 dmac_stepsize_6: Next ADDR = ADDR + (BEATSIZE + 1) * 1
567 dmac_stepsize_7: Next ADDR = ADDR + (BEATSIZE + 1) * 1
568 dmac_stepsize_8: Next ADDR = ADDR + (BEATSIZE + 1) * 1
569 dmac_stepsize_9: Next ADDR = ADDR + (BEATSIZE + 1) * 1
570 dmac_trifsrc_0: Only software/event triggers
571 dmac_trifsrc_1: Only software/event triggers
572 dmac_trifsrc_10: Only software/event triggers
573 dmac_trifsrc_11: Only software/event triggers
574 dmac_trifsrc_12: Only software/event triggers
575 dmac_trifsrc_13: Only software/event triggers
576 dmac_trifsrc_14: Only software/event triggers
577 dmac_trifsrc_15: Only software/event triggers
578 dmac_trifsrc_16: Only software/event triggers
579 dmac_trifsrc_17: Only software/event triggers
580 dmac_trifsrc_18: Only software/event triggers
581 dmac_trifsrc_19: Only software/event triggers
582 dmac_trifsrc_2: Only software/event triggers
583 dmac_trifsrc_20: Only software/event triggers
584 dmac_trifsrc_21: Only software/event triggers
585 dmac_trifsrc_22: Only software/event triggers
586 dmac_trifsrc_23: Only software/event triggers
587 dmac_trifsrc_24: Only software/event triggers
588 dmac_trifsrc_25: Only software/event triggers
589 dmac_trifsrc_26: Only software/event triggers
590 dmac_trifsrc_27: Only software/event triggers
591 dmac_trifsrc_28: Only software/event triggers
592 dmac_trifsrc_29: Only software/event triggers
593 dmac_trifsrc_3: Only software/event triggers
594 dmac_trifsrc_30: Only software/event triggers
595 dmac_trifsrc_31: Only software/event triggers
596 dmac_trifsrc_4: Only software/event triggers
597 dmac_trifsrc_5: Only software/event triggers
598 dmac_trifsrc_6: Only software/event triggers
599 dmac_trifsrc_7: Only software/event triggers
600 dmac_trifsrc_8: Only software/event triggers
601 dmac_trifsrc_9: Only software/event triggers
602 dmac_trigact_0: One trigger required for each block transfer
603 dmac_trigact_1: One trigger required for each block transfer
604 dmac_trigact_10: One trigger required for each block transfer
605 dmac_trigact_11: One trigger required for each block transfer
606 dmac_trigact_12: One trigger required for each block transfer
607 dmac_trigact_13: One trigger required for each block transfer
608 dmac_trigact_14: One trigger required for each block transfer
609 dmac_trigact_15: One trigger required for each block transfer
610 dmac_trigact_16: One trigger required for each block transfer
611 dmac_trigact_17: One trigger required for each block transfer
612 dmac_trigact_18: One trigger required for each block transfer
613 dmac_trigact_19: One trigger required for each block transfer
614 dmac_trigact_2: One trigger required for each block transfer
615 dmac_trigact_20: One trigger required for each block transfer
616 dmac_trigact_21: One trigger required for each block transfer
617 dmac_trigact_22: One trigger required for each block transfer
618 dmac_trigact_23: One trigger required for each block transfer
619 dmac_trigact_24: One trigger required for each block transfer
620 dmac_trigact_25: One trigger required for each block transfer
621 dmac_trigact_26: One trigger required for each block transfer
622 dmac_trigact_27: One trigger required for each block transfer
623 dmac_trigact_28: One trigger required for each block transfer
624 dmac_trigact_29: One trigger required for each block transfer
625 dmac_trigact_3: One trigger required for each block transfer
626 dmac_trigact_30: One trigger required for each block transfer
627 dmac_trigact_31: One trigger required for each block transfer
628 dmac_trigact_4: One trigger required for each block transfer
629 dmac_trigact_5: One trigger required for each block transfer
630 dmac_trigact_6: One trigger required for each block transfer
631 dmac_trigact_7: One trigger required for each block transfer
632 dmac_trigact_8: One trigger required for each block transfer
633 dmac_trigact_9: One trigger required for each block transfer
634 optional_signals: []
635 variant: null
636 clocks:
637 domain_group: null
638 GCLK:
639 user_label: GCLK
Kévin Redon4e39b012019-01-30 15:55:58 +0100640 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::GCLK::driver_config_definition::GCLK::HAL:HPL:GCLK
Kévin Redon69b92d92019-01-24 16:39:20 +0100641 functionality: System
642 api: HAL:HPL:GCLK
643 configuration:
644 enable_gclk_gen_0: true
645 enable_gclk_gen_1: true
646 enable_gclk_gen_10: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100647 enable_gclk_gen_11: true
Kévin Redon20abc4f2019-01-24 17:32:17 +0100648 enable_gclk_gen_2: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100649 enable_gclk_gen_3: true
650 enable_gclk_gen_4: false
Kévin Redond4ed1ec2019-01-30 18:54:59 +0100651 enable_gclk_gen_5: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100652 enable_gclk_gen_6: false
653 enable_gclk_gen_7: false
654 enable_gclk_gen_8: false
655 enable_gclk_gen_9: false
656 gclk_arch_gen_0_enable: true
657 gclk_arch_gen_0_idc: false
658 gclk_arch_gen_0_oe: false
659 gclk_arch_gen_0_oov: false
660 gclk_arch_gen_0_runstdby: false
661 gclk_arch_gen_10_enable: false
662 gclk_arch_gen_10_idc: false
663 gclk_arch_gen_10_oe: false
664 gclk_arch_gen_10_oov: false
665 gclk_arch_gen_10_runstdby: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100666 gclk_arch_gen_11_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100667 gclk_arch_gen_11_idc: false
668 gclk_arch_gen_11_oe: false
669 gclk_arch_gen_11_oov: false
670 gclk_arch_gen_11_runstdby: false
671 gclk_arch_gen_1_enable: true
672 gclk_arch_gen_1_idc: false
673 gclk_arch_gen_1_oe: false
674 gclk_arch_gen_1_oov: false
675 gclk_arch_gen_1_runstdby: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100676 gclk_arch_gen_2_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100677 gclk_arch_gen_2_idc: false
678 gclk_arch_gen_2_oe: false
679 gclk_arch_gen_2_oov: false
680 gclk_arch_gen_2_runstdby: false
681 gclk_arch_gen_3_enable: true
682 gclk_arch_gen_3_idc: false
683 gclk_arch_gen_3_oe: false
684 gclk_arch_gen_3_oov: false
685 gclk_arch_gen_3_runstdby: false
686 gclk_arch_gen_4_enable: false
687 gclk_arch_gen_4_idc: false
688 gclk_arch_gen_4_oe: false
689 gclk_arch_gen_4_oov: false
690 gclk_arch_gen_4_runstdby: false
Kévin Redond4ed1ec2019-01-30 18:54:59 +0100691 gclk_arch_gen_5_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100692 gclk_arch_gen_5_idc: false
Kévin Redond4ed1ec2019-01-30 18:54:59 +0100693 gclk_arch_gen_5_oe: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100694 gclk_arch_gen_5_oov: false
695 gclk_arch_gen_5_runstdby: false
696 gclk_arch_gen_6_enable: false
697 gclk_arch_gen_6_idc: false
698 gclk_arch_gen_6_oe: false
699 gclk_arch_gen_6_oov: false
700 gclk_arch_gen_6_runstdby: false
701 gclk_arch_gen_7_enable: false
702 gclk_arch_gen_7_idc: false
703 gclk_arch_gen_7_oe: false
704 gclk_arch_gen_7_oov: false
705 gclk_arch_gen_7_runstdby: false
706 gclk_arch_gen_8_enable: false
707 gclk_arch_gen_8_idc: false
708 gclk_arch_gen_8_oe: false
709 gclk_arch_gen_8_oov: false
710 gclk_arch_gen_8_runstdby: false
711 gclk_arch_gen_9_enable: false
712 gclk_arch_gen_9_idc: false
713 gclk_arch_gen_9_oe: false
714 gclk_arch_gen_9_oov: false
715 gclk_arch_gen_9_runstdby: false
716 gclk_gen_0_div: 1
717 gclk_gen_0_div_sel: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100718 gclk_gen_0_oscillator: Digital Phase Locked Loop (DPLL0)
Kévin Redon69b92d92019-01-24 16:39:20 +0100719 gclk_gen_10_div: 1
720 gclk_gen_10_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100721 gclk_gen_10_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100722 gclk_gen_11_div: 6
Kévin Redon69b92d92019-01-24 16:39:20 +0100723 gclk_gen_11_div_sel: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100724 gclk_gen_11_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100725 gclk_gen_1_div: 1
726 gclk_gen_1_div_sel: false
727 gclk_gen_1_oscillator: Digital Frequency Locked Loop (DFLL48M)
728 gclk_gen_2_div: 1
Kévin Redon20abc4f2019-01-24 17:32:17 +0100729 gclk_gen_2_div_sel: false
730 gclk_gen_2_oscillator: Digital Phase Locked Loop (DPLL1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100731 gclk_gen_3_div: 1
732 gclk_gen_3_div_sel: false
733 gclk_gen_3_oscillator: 32kHz External Crystal Oscillator (XOSC32K)
734 gclk_gen_4_div: 1
735 gclk_gen_4_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100736 gclk_gen_4_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redond4ed1ec2019-01-30 18:54:59 +0100737 gclk_gen_5_div: 5
Kévin Redon69b92d92019-01-24 16:39:20 +0100738 gclk_gen_5_div_sel: false
Kévin Redond4ed1ec2019-01-30 18:54:59 +0100739 gclk_gen_5_oscillator: Digital Phase Locked Loop (DPLL1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100740 gclk_gen_6_div: 1
741 gclk_gen_6_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100742 gclk_gen_6_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100743 gclk_gen_7_div: 1
744 gclk_gen_7_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100745 gclk_gen_7_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100746 gclk_gen_8_div: 1
747 gclk_gen_8_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100748 gclk_gen_8_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100749 gclk_gen_9_div: 1
750 gclk_gen_9_div_sel: false
Kévin Redon4e39b012019-01-30 15:55:58 +0100751 gclk_gen_9_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100752 optional_signals: []
753 variant: null
754 clocks:
755 domain_group: null
756 MCLK:
757 user_label: MCLK
Kévin Redon4e39b012019-01-30 15:55:58 +0100758 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::MCLK::driver_config_definition::MCLK::HAL:HPL:MCLK
Kévin Redon69b92d92019-01-24 16:39:20 +0100759 functionality: System
760 api: HAL:HPL:MCLK
761 configuration:
762 cpu_clock_source: Generic clock generator 0
763 cpu_div: '1'
764 enable_cpu_clock: true
765 mclk_arch_bupdiv: Divide by 8
766 mclk_arch_hsdiv: Divide by 1
767 mclk_arch_lpdiv: Divide by 4
768 nvm_wait_states: '0'
769 optional_signals: []
770 variant: null
771 clocks:
772 domain_group:
773 nodes:
774 - name: CPU
775 input: CPU
Harald Welte863ea292019-02-24 10:05:12 +0100776 external: false
777 external_frequency: 0
Kévin Redon69b92d92019-01-24 16:39:20 +0100778 configuration: {}
779 OSC32KCTRL:
780 user_label: OSC32KCTRL
Kévin Redon4e39b012019-01-30 15:55:58 +0100781 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::OSC32KCTRL::driver_config_definition::OSC32KCTRL::HAL:HPL:OSC32KCTRL
Kévin Redon69b92d92019-01-24 16:39:20 +0100782 functionality: System
783 api: HAL:HPL:OSC32KCTRL
784 configuration:
785 enable_osculp32k: true
786 enable_rtc_source: false
787 enable_xosc32k: true
788 osculp32k_calib: 0
789 osculp32k_calib_enable: false
Kévin Redon87af4892019-01-24 17:06:58 +0100790 rtc_1khz_selection: false
791 rtc_source_oscillator: 32kHz External Crystal Oscillator (XOSC32K)
Kévin Redon69b92d92019-01-24 16:39:20 +0100792 xosc32k_arch_cfden: false
793 xosc32k_arch_cfdeo: false
794 xosc32k_arch_cgm: Standard mode
795 xosc32k_arch_en1k: false
796 xosc32k_arch_en32k: true
797 xosc32k_arch_enable: true
798 xosc32k_arch_ondemand: true
799 xosc32k_arch_runstdby: false
800 xosc32k_arch_startup: 62592us
801 xosc32k_arch_swben: false
802 xosc32k_arch_xtalen: true
803 optional_signals: []
804 variant: null
805 clocks:
806 domain_group: null
807 OSCCTRL:
808 user_label: OSCCTRL
Kévin Redon4e39b012019-01-30 15:55:58 +0100809 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::OSCCTRL::driver_config_definition::OSCCTRL::HAL:HPL:OSCCTRL
Kévin Redon69b92d92019-01-24 16:39:20 +0100810 functionality: System
811 api: HAL:HPL:OSCCTRL
812 configuration:
813 dfll_arch_bplckc: false
814 dfll_arch_calibration: false
815 dfll_arch_ccdis: true
816 dfll_arch_coarse: 31
817 dfll_arch_cstep: 1
818 dfll_arch_enable: true
819 dfll_arch_fine: 128
820 dfll_arch_fstep: 1
821 dfll_arch_llaw: false
822 dfll_arch_ondemand: false
823 dfll_arch_qldis: false
824 dfll_arch_runstdby: false
825 dfll_arch_stable: false
826 dfll_arch_usbcrm: true
827 dfll_arch_waitlock: false
828 dfll_mode: Closed Loop Mode
829 dfll_mul: 48000
830 dfll_ref_clock: Generic clock generator 3
831 enable_dfll: true
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100832 enable_fdpll0: true
Kévin Redon20abc4f2019-01-24 17:32:17 +0100833 enable_fdpll1: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100834 enable_xosc0: false
835 enable_xosc1: true
836 fdpll0_arch_dcoen: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100837 fdpll0_arch_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100838 fdpll0_arch_filter: 0
839 fdpll0_arch_lbypass: false
840 fdpll0_arch_ltime: No time-out, automatic lock
841 fdpll0_arch_ondemand: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100842 fdpll0_arch_refclk: XOSC1 clock reference
Kévin Redon69b92d92019-01-24 16:39:20 +0100843 fdpll0_arch_runstdby: false
844 fdpll0_arch_wuf: false
845 fdpll0_clock_dcofilter: 0
Kévin Redon4e39b012019-01-30 15:55:58 +0100846 fdpll0_clock_div: 2
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100847 fdpll0_ldr: 59
848 fdpll0_ldrfrac: 0
849 fdpll0_ref_clock: Generic clock generator 11
Kévin Redon69b92d92019-01-24 16:39:20 +0100850 fdpll1_arch_dcoen: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100851 fdpll1_arch_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100852 fdpll1_arch_filter: 0
853 fdpll1_arch_lbypass: false
854 fdpll1_arch_ltime: No time-out, automatic lock
855 fdpll1_arch_ondemand: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100856 fdpll1_arch_refclk: XOSC1 clock reference
Kévin Redon69b92d92019-01-24 16:39:20 +0100857 fdpll1_arch_runstdby: false
858 fdpll1_arch_wuf: false
859 fdpll1_clock_dcofilter: 0
Kévin Redon4e39b012019-01-30 15:55:58 +0100860 fdpll1_clock_div: 2
Kévin Redon20abc4f2019-01-24 17:32:17 +0100861 fdpll1_ldr: 49
862 fdpll1_ldrfrac: 0
863 fdpll1_ref_clock: Generic clock generator 11
Kévin Redon69b92d92019-01-24 16:39:20 +0100864 xosc0_arch_cfden: false
865 xosc0_arch_enable: false
866 xosc0_arch_enalc: false
867 xosc0_arch_lowbufgain: false
868 xosc0_arch_ondemand: false
869 xosc0_arch_runstdby: false
870 xosc0_arch_startup: 31us
871 xosc0_arch_swben: false
872 xosc0_arch_xtalen: false
873 xosc0_frequency: 12000000
874 xosc1_arch_cfden: false
875 xosc1_arch_enable: true
876 xosc1_arch_enalc: false
877 xosc1_arch_lowbufgain: false
878 xosc1_arch_ondemand: false
879 xosc1_arch_runstdby: false
880 xosc1_arch_startup: 31us
881 xosc1_arch_swben: false
882 xosc1_arch_xtalen: true
883 xosc1_frequency: 12000000
884 optional_signals: []
885 variant: null
886 clocks:
887 domain_group: null
888 PORT:
889 user_label: PORT
Kévin Redon4e39b012019-01-30 15:55:58 +0100890 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::PORT::driver_config_definition::PORT::HAL:HPL:PORT
Kévin Redon69b92d92019-01-24 16:39:20 +0100891 functionality: System
892 api: HAL:HPL:PORT
893 configuration:
894 enable_port_input_event_0: false
895 enable_port_input_event_1: false
896 enable_port_input_event_2: false
897 enable_port_input_event_3: false
898 porta_event_action_0: Output register of pin will be set to level of event
899 porta_event_action_1: Output register of pin will be set to level of event
900 porta_event_action_2: Output register of pin will be set to level of event
901 porta_event_action_3: Output register of pin will be set to level of event
902 porta_event_pin_identifier_0: 0
903 porta_event_pin_identifier_1: 0
904 porta_event_pin_identifier_2: 0
905 porta_event_pin_identifier_3: 0
906 porta_input_event_enable_0: false
907 porta_input_event_enable_1: false
908 porta_input_event_enable_2: false
909 porta_input_event_enable_3: false
910 portb_event_action_0: Output register of pin will be set to level of event
911 portb_event_action_1: Output register of pin will be set to level of event
912 portb_event_action_2: Output register of pin will be set to level of event
913 portb_event_action_3: Output register of pin will be set to level of event
914 portb_event_pin_identifier_0: 0
915 portb_event_pin_identifier_1: 0
916 portb_event_pin_identifier_2: 0
917 portb_event_pin_identifier_3: 0
918 portb_input_event_enable_0: false
919 portb_input_event_enable_1: false
920 portb_input_event_enable_2: false
921 portb_input_event_enable_3: false
922 portc_event_action_0: Output register of pin will be set to level of event
923 portc_event_action_1: Output register of pin will be set to level of event
924 portc_event_action_2: Output register of pin will be set to level of event
925 portc_event_action_3: Output register of pin will be set to level of event
926 portc_event_pin_identifier_0: 0
927 portc_event_pin_identifier_1: 0
928 portc_event_pin_identifier_2: 0
929 portc_event_pin_identifier_3: 0
930 portc_input_event_enable_0: false
931 portc_input_event_enable_1: false
932 portc_input_event_enable_2: false
933 portc_input_event_enable_3: false
Kévin Redon69b92d92019-01-24 16:39:20 +0100934 optional_signals: []
935 variant: null
936 clocks:
937 domain_group: null
938 RAMECC:
939 user_label: RAMECC
Kévin Redon4e39b012019-01-30 15:55:58 +0100940 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::RAMECC::driver_config_definition::RAMECC::HAL:HPL:RAMECC
Kévin Redon69b92d92019-01-24 16:39:20 +0100941 functionality: System
942 api: HAL:HPL:RAMECC
943 configuration: {}
944 optional_signals: []
945 variant: null
946 clocks:
947 domain_group: null
Kévin Redon1f8ecef2019-01-31 13:36:12 +0100948 SIM0:
949 user_label: SIM0
950 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM0::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
951 functionality: USART
952 api: HAL:Driver:USART_Async
953 configuration:
954 usart_advanced: false
955 usart_arch_clock_mode: USART with internal clock
956 usart_arch_cloden: false
957 usart_arch_dbgstop: Keep running
958 usart_arch_dord: LSB is transmitted first
959 usart_arch_ibon: false
960 usart_arch_runstdby: false
961 usart_arch_sfde: false
962 usart_baud_rate: 9600
963 usart_character_size: 8 bits
964 usart_dsnack: The successive receive NACK is disable.
965 usart_gtime: 2-bit times
966 usart_inack: NACK is transmitted when a parity error is received.
967 usart_inverse_enabled: false
968 usart_iso7816_type: T=0
969 usart_maxiter: 7
970 usart_parity: Even parity
971 usart_rx_enable: true
972 usart_stop_bit: One stop bit
973 usart_tx_enable: true
974 optional_signals: []
975 variant:
976 specification: TXPO=2, RXPO=0
977 required_signals:
978 - name: SERCOM0/PAD/0
979 pad: PA04
980 label: RX/TX
981 clocks:
982 domain_group:
983 nodes:
984 - name: Core
985 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +0100986 external: false
987 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +0100988 - name: Slow
989 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +0100990 external: false
991 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +0100992 configuration:
993 core_gclk_selection: Generic clock generator 2
994 slow_gclk_selection: Generic clock generator 3
995 SIM1:
996 user_label: SIM1
997 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM1::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
998 functionality: USART
999 api: HAL:Driver:USART_Async
1000 configuration:
1001 usart_advanced: false
1002 usart_arch_clock_mode: USART with internal clock
1003 usart_arch_cloden: false
1004 usart_arch_dbgstop: Keep running
1005 usart_arch_dord: LSB is transmitted first
1006 usart_arch_ibon: false
1007 usart_arch_runstdby: false
1008 usart_arch_sfde: false
1009 usart_baud_rate: 9600
1010 usart_character_size: 8 bits
1011 usart_dsnack: The successive receive NACK is disable.
1012 usart_gtime: 2-bit times
1013 usart_inack: NACK is transmitted when a parity error is received.
1014 usart_inverse_enabled: false
1015 usart_iso7816_type: T=0
1016 usart_maxiter: 7
1017 usart_parity: Even parity
1018 usart_rx_enable: true
1019 usart_stop_bit: One stop bit
1020 usart_tx_enable: true
1021 optional_signals: []
1022 variant:
1023 specification: TXPO=2, RXPO=0
1024 required_signals:
1025 - name: SERCOM1/PAD/0
1026 pad: PA16
1027 label: RX/TX
1028 clocks:
1029 domain_group:
1030 nodes:
1031 - name: Core
1032 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001033 external: false
1034 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001035 - name: Slow
1036 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001037 external: false
1038 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001039 configuration:
1040 core_gclk_selection: Generic clock generator 2
1041 slow_gclk_selection: Generic clock generator 3
1042 SIM2:
1043 user_label: SIM2
1044 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM2::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
1045 functionality: USART
1046 api: HAL:Driver:USART_Async
1047 configuration:
1048 usart_advanced: false
1049 usart_arch_clock_mode: USART with internal clock
1050 usart_arch_cloden: false
1051 usart_arch_dbgstop: Keep running
1052 usart_arch_dord: LSB is transmitted first
1053 usart_arch_ibon: false
1054 usart_arch_runstdby: false
1055 usart_arch_sfde: false
1056 usart_baud_rate: 9600
1057 usart_character_size: 8 bits
1058 usart_dsnack: The successive receive NACK is disable.
1059 usart_gtime: 2-bit times
1060 usart_inack: NACK is transmitted when a parity error is received.
1061 usart_inverse_enabled: false
1062 usart_iso7816_type: T=0
1063 usart_maxiter: 7
1064 usart_parity: Even parity
1065 usart_rx_enable: true
1066 usart_stop_bit: One stop bit
1067 usart_tx_enable: true
1068 optional_signals: []
1069 variant:
1070 specification: TXPO=2, RXPO=0
1071 required_signals:
1072 - name: SERCOM2/PAD/0
1073 pad: PA09
1074 label: RX/TX
1075 clocks:
1076 domain_group:
1077 nodes:
1078 - name: Core
1079 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001080 external: false
1081 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001082 - name: Slow
1083 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001084 external: false
1085 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001086 configuration:
1087 core_gclk_selection: Generic clock generator 2
1088 slow_gclk_selection: Generic clock generator 3
1089 SIM3:
1090 user_label: SIM3
1091 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM3::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
1092 functionality: USART
1093 api: HAL:Driver:USART_Async
1094 configuration:
1095 usart_advanced: false
1096 usart_arch_clock_mode: USART with internal clock
1097 usart_arch_cloden: false
1098 usart_arch_dbgstop: Keep running
1099 usart_arch_dord: LSB is transmitted first
1100 usart_arch_ibon: false
1101 usart_arch_runstdby: false
1102 usart_arch_sfde: false
1103 usart_baud_rate: 9600
1104 usart_character_size: 8 bits
1105 usart_dsnack: The successive receive NACK is disable.
1106 usart_gtime: 2-bit times
1107 usart_inack: NACK is transmitted when a parity error is received.
1108 usart_inverse_enabled: false
1109 usart_iso7816_type: T=0
1110 usart_maxiter: 7
1111 usart_parity: Even parity
1112 usart_rx_enable: true
1113 usart_stop_bit: One stop bit
1114 usart_tx_enable: true
1115 optional_signals: []
1116 variant:
1117 specification: TXPO=2, RXPO=0
1118 required_signals:
1119 - name: SERCOM3/PAD/0
1120 pad: PB20
1121 label: RX/TX
1122 clocks:
1123 domain_group:
1124 nodes:
1125 - name: Core
1126 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001127 external: false
1128 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001129 - name: Slow
1130 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001131 external: false
1132 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001133 configuration:
1134 core_gclk_selection: Generic clock generator 2
1135 slow_gclk_selection: Generic clock generator 3
1136 SIM4:
1137 user_label: SIM4
1138 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM4::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
1139 functionality: USART
1140 api: HAL:Driver:USART_Async
1141 configuration:
1142 usart_advanced: false
1143 usart_arch_clock_mode: USART with internal clock
1144 usart_arch_cloden: false
1145 usart_arch_dbgstop: Keep running
1146 usart_arch_dord: LSB is transmitted first
1147 usart_arch_ibon: false
1148 usart_arch_runstdby: false
1149 usart_arch_sfde: false
1150 usart_baud_rate: 9600
1151 usart_character_size: 8 bits
1152 usart_dsnack: The successive receive NACK is disable.
1153 usart_gtime: 2-bit times
1154 usart_inack: NACK is transmitted when a parity error is received.
1155 usart_inverse_enabled: false
1156 usart_iso7816_type: T=0
1157 usart_maxiter: 7
1158 usart_parity: Even parity
1159 usart_rx_enable: true
1160 usart_stop_bit: One stop bit
1161 usart_tx_enable: true
1162 optional_signals: []
1163 variant:
1164 specification: TXPO=2, RXPO=0
1165 required_signals:
1166 - name: SERCOM4/PAD/0
1167 pad: PB08
1168 label: RX/TX
1169 clocks:
1170 domain_group:
1171 nodes:
1172 - name: Core
1173 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001174 external: false
1175 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001176 - name: Slow
1177 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001178 external: false
1179 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001180 configuration:
1181 core_gclk_selection: Generic clock generator 2
1182 slow_gclk_selection: Generic clock generator 3
1183 SIM5:
1184 user_label: SIM5
1185 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM5::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
1186 functionality: USART
1187 api: HAL:Driver:USART_Async
1188 configuration:
1189 usart_advanced: false
1190 usart_arch_clock_mode: USART with internal clock
1191 usart_arch_cloden: false
1192 usart_arch_dbgstop: Keep running
1193 usart_arch_dord: LSB is transmitted first
1194 usart_arch_ibon: false
1195 usart_arch_runstdby: false
1196 usart_arch_sfde: false
1197 usart_baud_rate: 9600
1198 usart_character_size: 8 bits
1199 usart_dsnack: The successive receive NACK is disable.
1200 usart_gtime: 2-bit times
1201 usart_inack: NACK is transmitted when a parity error is received.
1202 usart_inverse_enabled: false
1203 usart_iso7816_type: T=0
1204 usart_maxiter: 7
1205 usart_parity: Even parity
1206 usart_rx_enable: true
1207 usart_stop_bit: One stop bit
1208 usart_tx_enable: true
1209 optional_signals: []
1210 variant:
1211 specification: TXPO=2, RXPO=0
1212 required_signals:
1213 - name: SERCOM5/PAD/0
1214 pad: PB16
1215 label: RX/TX
1216 clocks:
1217 domain_group:
1218 nodes:
1219 - name: Core
1220 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001221 external: false
1222 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001223 - name: Slow
1224 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001225 external: false
1226 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001227 configuration:
1228 core_gclk_selection: Generic clock generator 2
1229 slow_gclk_selection: Generic clock generator 3
1230 SIM6:
1231 user_label: SIM6
1232 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM6::driver_config_definition::USART.with.ISO7816::HAL:Driver:USART.Async
1233 functionality: USART
1234 api: HAL:Driver:USART_Async
1235 configuration:
1236 usart_advanced: false
1237 usart_arch_clock_mode: USART with internal clock
1238 usart_arch_cloden: false
1239 usart_arch_dbgstop: Keep running
1240 usart_arch_dord: LSB is transmitted first
1241 usart_arch_ibon: false
1242 usart_arch_runstdby: false
1243 usart_arch_sfde: false
1244 usart_baud_rate: 9600
1245 usart_character_size: 8 bits
1246 usart_dsnack: The successive receive NACK is disable.
1247 usart_gtime: 2-bit times
1248 usart_inack: NACK is transmitted when a parity error is received.
1249 usart_inverse_enabled: false
1250 usart_iso7816_type: T=0
1251 usart_maxiter: 7
1252 usart_parity: Even parity
1253 usart_rx_enable: true
1254 usart_stop_bit: One stop bit
1255 usart_tx_enable: true
1256 optional_signals: []
1257 variant:
1258 specification: TXPO=2, RXPO=0
1259 required_signals:
1260 - name: SERCOM6/PAD/0
1261 pad: PC16
1262 label: RX/TX
1263 clocks:
1264 domain_group:
1265 nodes:
1266 - name: Core
1267 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001268 external: false
1269 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001270 - name: Slow
1271 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001272 external: false
1273 external_frequency: 0
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001274 configuration:
1275 core_gclk_selection: Generic clock generator 2
1276 slow_gclk_selection: Generic clock generator 3
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001277 UART_debug:
1278 user_label: UART_debug
Kévin Redon4e39b012019-01-30 15:55:58 +01001279 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::SERCOM7::driver_config_definition::UART::HAL:Driver:USART.Async
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001280 functionality: USART
Kévin Redonccbed0b2019-01-24 18:30:26 +01001281 api: HAL:Driver:USART_Async
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001282 configuration:
1283 usart_advanced: false
1284 usart_arch_clock_mode: USART with internal clock
1285 usart_arch_cloden: false
1286 usart_arch_dbgstop: Keep running
1287 usart_arch_dord: LSB is transmitted first
1288 usart_arch_enc: No encoding
1289 usart_arch_fractional: 0
1290 usart_arch_ibon: false
1291 usart_arch_lin_slave_enable: Disable
1292 usart_arch_runstdby: false
1293 usart_arch_sampa: 7-8-9 (3-4-5 8-bit over-sampling)
1294 usart_arch_sampr: 16x arithmetic
1295 usart_arch_sfde: false
1296 usart_baud_rate: 921600
1297 usart_character_size: 8 bits
1298 usart_parity: No parity
1299 usart_rx_enable: true
1300 usart_stop_bit: One stop bit
1301 usart_tx_enable: true
1302 optional_signals: []
1303 variant:
1304 specification: TXPO=0, RXPO=1, CMODE=0
1305 required_signals:
Kévin Redon4e39b012019-01-30 15:55:58 +01001306 - name: SERCOM7/PAD/0
1307 pad: PB30
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001308 label: TX
Kévin Redon4e39b012019-01-30 15:55:58 +01001309 - name: SERCOM7/PAD/1
1310 pad: PB31
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001311 label: RX
1312 clocks:
1313 domain_group:
1314 nodes:
1315 - name: Core
1316 input: Generic clock generator 2
Harald Welte863ea292019-02-24 10:05:12 +01001317 external: false
1318 external_frequency: 0
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001319 - name: Slow
1320 input: Generic clock generator 3
Harald Welte863ea292019-02-24 10:05:12 +01001321 external: false
1322 external_frequency: 0
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001323 configuration:
1324 core_gclk_selection: Generic clock generator 2
1325 slow_gclk_selection: Generic clock generator 3
Kévin Redon69b92d92019-01-24 16:39:20 +01001326 USB_DEVICE_INSTANCE:
1327 user_label: USB_DEVICE_INSTANCE
Kévin Redon4e39b012019-01-30 15:55:58 +01001328 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::USB::driver_config_definition::USB.Device::HAL:Driver:USB.Device
Kévin Redon69b92d92019-01-24 16:39:20 +01001329 functionality: USB
1330 api: HAL:Driver:USB_Device
1331 configuration:
1332 usb_arch_ep0_cache: Cached by 64 bytes buffer
1333 usb_arch_ep1_cache: Cached by 64 bytes buffer
1334 usb_arch_ep2_cache: Cached by 64 bytes buffer
1335 usb_arch_ep3_cache: Cached by 64 bytes buffer
1336 usb_arch_ep4_cache: Cached by 64 bytes buffer
1337 usb_arch_ep5_cache: Cached by 64 bytes buffer
1338 usb_arch_ep6_cache: Cached by 64 bytes buffer
1339 usb_arch_ep7_cache: Cached by 64 bytes buffer
1340 usb_ep1_I_CACHE: No cache
1341 usb_ep2_I_CACHE: No cache
1342 usb_ep3_I_CACHE: No cache
1343 usb_ep4_I_CACHE: No cache
1344 usb_ep5_I_CACHE: No cache
1345 usb_ep6_I_CACHE: No cache
1346 usb_ep7_I_CACHE: No cache
1347 usbd_arch_max_ep_n: 2 (EP 0x82 or 0x02)
1348 usbd_arch_speed: Full speed
Kévin Redon4e39b012019-01-30 15:55:58 +01001349 usbd_num_ep_sp: 4 (EP0 + 3 endpoints)
Kévin Redon69b92d92019-01-24 16:39:20 +01001350 optional_signals: []
1351 variant:
1352 specification: default
1353 required_signals:
1354 - name: USB/DM
1355 pad: PA24
1356 label: Data-
1357 - name: USB/DP
1358 pad: PA25
1359 label: Data+
1360 clocks:
1361 domain_group:
1362 nodes:
1363 - name: USB
1364 input: Generic clock generator 1
Harald Welte863ea292019-02-24 10:05:12 +01001365 external: false
1366 external_frequency: 0
Kévin Redon69b92d92019-01-24 16:39:20 +01001367 configuration:
1368 usb_gclk_selection: Generic clock generator 1
1369pads:
Harald Welte092494e2019-02-24 10:33:40 +01001370 SIM0_INT:
1371 name: PC00
1372 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC00
1373 mode: Digital input
1374 user_label: SIM0_INT
1375 configuration: null
1376 SIM1_INT:
1377 name: PC01
1378 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC01
1379 mode: Digital input
1380 user_label: SIM1_INT
1381 configuration: null
1382 SIM2_INT:
1383 name: PC02
1384 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC02
1385 mode: Digital input
1386 user_label: SIM2_INT
1387 configuration: null
1388 SIM3_INT:
1389 name: PC03
1390 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC03
1391 mode: Digital input
1392 user_label: SIM3_INT
1393 configuration: null
1394 SIM4_INT:
1395 name: PA02
1396 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA02
1397 mode: Digital input
1398 user_label: SIM4_INT
1399 configuration: null
1400 SIM5_INT:
1401 name: PA03
1402 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA03
1403 mode: Digital input
1404 user_label: SIM5_INT
1405 configuration: null
1406 SIM6_INT:
1407 name: PB04
1408 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB04
1409 mode: Digital input
1410 user_label: SIM6_INT
1411 configuration: null
1412 SIM7_INT:
1413 name: PB05
1414 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB05
1415 mode: Digital input
1416 user_label: SIM7_INT
1417 configuration: null
1418 SCL3:
1419 name: PB06
1420 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB06
1421 mode: Digital output
1422 user_label: SCL3
1423 configuration: null
1424 SDA3:
1425 name: PB07
1426 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB07
1427 mode: Digital output
1428 user_label: SDA3
1429 configuration: null
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001430 SIM4_IO:
1431 name: PB08
1432 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB08
1433 mode: Peripheral IO
1434 user_label: SIM4_IO
1435 configuration: null
1436 SIM0_IO:
1437 name: PA04
1438 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA04
1439 mode: Peripheral IO
1440 user_label: SIM0_IO
1441 configuration: null
1442 SIM2_IO:
1443 name: PA09
1444 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA09
1445 mode: Peripheral IO
1446 user_label: SIM2_IO
1447 configuration: null
Kévin Redon6a8295c2019-01-30 18:58:44 +01001448 SIMCLK_20MHZ:
1449 name: PA11
1450 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA11
1451 mode: Advanced
1452 user_label: SIMCLK_20MHZ
1453 configuration:
1454 pad_direction: Out
1455 pad_function: M
1456 pad_initial_level: Low
1457 pad_pull_config: 'Off'
Harald Welte092494e2019-02-24 10:33:40 +01001458 SCL1:
1459 name: PB14
1460 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB14
1461 mode: Digital output
1462 user_label: SCL1
1463 configuration: null
1464 SDA1:
1465 name: PB15
1466 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB15
1467 mode: Digital output
1468 user_label: SDA1
1469 configuration: null
Kévin Redon6a8295c2019-01-30 18:58:44 +01001470 SWITCH:
1471 name: PC14
1472 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC14
1473 mode: Digital input
1474 user_label: SWITCH
1475 configuration: null
Harald Welte092494e2019-02-24 10:33:40 +01001476 MUX_SSTAT:
1477 name: PC15
1478 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC15
1479 mode: Digital input
1480 user_label: MUX_SSTAT
1481 configuration: null
Kévin Redon1f8ecef2019-01-31 13:36:12 +01001482 SIM1_IO:
1483 name: PA16
1484 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA16
1485 mode: Peripheral IO
1486 user_label: SIM1_IO
1487 configuration: null
1488 SIM6_IO:
1489 name: PC16
1490 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC16
1491 mode: Peripheral IO
1492 user_label: SIM6_IO
1493 configuration: null
1494 SIM5_IO:
1495 name: PB16
1496 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB16
1497 mode: Peripheral IO
1498 user_label: SIM5_IO
1499 configuration: null
1500 SIM3_IO:
1501 name: PB20
1502 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB20
1503 mode: Peripheral IO
1504 user_label: SIM3_IO
1505 configuration: null
Kévin Redon6a8295c2019-01-30 18:58:44 +01001506 VB0:
1507 name: PA20
1508 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA20
1509 mode: Digital input
1510 user_label: VB0
1511 configuration: null
1512 VB1:
1513 name: PA21
1514 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA21
1515 mode: Digital input
1516 user_label: VB1
1517 configuration: null
1518 VB2:
1519 name: PA22
1520 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA22
1521 mode: Digital input
1522 user_label: VB2
1523 configuration: null
1524 VB3:
1525 name: PA23
1526 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA23
1527 mode: Digital input
1528 user_label: VB3
1529 configuration: null
Kévin Redon4e39b012019-01-30 15:55:58 +01001530 USBUP_D_N:
1531 name: PA24
1532 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA24
1533 mode: Advanced
1534 user_label: USBUP_D_N
1535 configuration: null
1536 USBUP_D_P:
1537 name: PA25
1538 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PA25
1539 mode: Advanced
1540 user_label: USBUP_D_P
1541 configuration: null
Kévin Redon6a8295c2019-01-30 18:58:44 +01001542 USER_LED:
Kévin Redon4e39b012019-01-30 15:55:58 +01001543 name: PC26
1544 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC26
Kévin Redon5908a5c2019-01-24 18:45:23 +01001545 mode: Digital output
Kévin Redon6a8295c2019-01-30 18:58:44 +01001546 user_label: USER_LED
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001547 configuration: null
Harald Welte092494e2019-02-24 10:33:40 +01001548 SCL4:
1549 name: PC27
1550 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC27
1551 mode: Digital output
1552 user_label: SCL4
1553 configuration: null
1554 SDA4:
1555 name: PC28
1556 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PC28
1557 mode: Digital output
1558 user_label: SDA4
1559 configuration: null
Kévin Redon4e39b012019-01-30 15:55:58 +01001560 UART_TX:
1561 name: PB30
1562 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB30
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001563 mode: Peripheral IO
Kévin Redon4e39b012019-01-30 15:55:58 +01001564 user_label: UART_TX
1565 configuration: null
1566 UART_RX:
1567 name: PB31
1568 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB31
1569 mode: Peripheral IO
1570 user_label: UART_RX
Kévin Redon4cd3f7d2019-01-24 17:57:13 +01001571 configuration: null
Harald Welte092494e2019-02-24 10:33:40 +01001572 SCL2:
1573 name: PB02
1574 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB02
1575 mode: Digital output
1576 user_label: SCL2
1577 configuration: null
1578 SDA2:
1579 name: PB03
1580 definition: Atmel:SAME54_Drivers:0.0.1::SAME54N19A-AF::pad::PB03
1581 mode: Digital output
1582 user_label: SDA2
1583 configuration: null
Kévin Redon69b92d92019-01-24 16:39:20 +01001584toolchain_options: []