blob: 3899d793eb8bbfd2631a0a68ce31a2656b88902b [file] [log] [blame]
Kévin Redon69b92d92019-01-24 16:39:20 +01001format_version: '2'
Kévin Redon9b970d62019-01-24 16:46:18 +01002name: sysmoOCTSIM
Kévin Redon69b92d92019-01-24 16:39:20 +01003versions:
4 api: '1.0'
5 backend: 1.4.93
6 commit: 9c29f8365cf76e9937d19b1e765a83bc7a80e4e9
7 content: 1.0.1340
8 content_pack_name: acme-packs-all
9 format: '2'
10 frontend: 1.4.1810
11board:
12 identifier: SAME54XplainedPro
13 device: SAME54P20A-AU
14details: null
15application:
16 definition: 'Atmel:Application_Examples:0.0.1::Application:USB_CDC_Echo:'
17 configuration: {}
18middlewares:
19 USB_CHAPTER_9:
20 user_label: USB_CHAPTER_9
21 configuration: {}
22 definition: Atmel:USB:0.0.1::USB_Chapter_9
23 functionality: USB_Chapter_9
24 api: USB:Protocol:Core
25 dependencies: {}
26 USB_CLASS_CDC:
27 user_label: USB_CLASS_CDC
28 configuration: {}
29 definition: Atmel:USB:0.0.1::USB_Class_CDC
30 functionality: USB_Class_CDC
31 api: USB:Protocol:CDC
32 dependencies:
33 USB Chapter 9: USB_CHAPTER_9
34 USB_DEVICE_CORE:
35 user_label: USB_DEVICE_CORE
36 configuration:
37 usbd_hs_sp: false
38 definition: Atmel:USB:0.0.1::USB_Device_Core
39 functionality: USB_Device_Core
40 api: USB:Device:Core
41 dependencies:
42 USB Chapter 9: USB_CHAPTER_9
43 USB Device instance: USB_DEVICE_INSTANCE
44 USB_DEVICE_CDC_ACM:
45 user_label: USB_DEVICE_CDC_ACM
46 configuration:
47 usb_cdcd_acm_bcddevice: 256
48 usb_cdcd_acm_bcdusb: USB 2.0 version
49 usb_cdcd_acm_bconfigval: 1
50 usb_cdcd_acm_bmattri: Bus power supply, not support for remote wakeup
51 usb_cdcd_acm_bmaxpksz0: 64 bytes
52 usb_cdcd_acm_bmaxpower: 50
53 usb_cdcd_acm_bnumconfig: 1
54 usb_cdcd_acm_comm_baltset: 0
55 usb_cdcd_acm_comm_bifcnum: 0
56 usb_cdcd_acm_comm_iifc: 0
57 usb_cdcd_acm_comm_int_interval: 10
58 usb_cdcd_acm_comm_int_maxpksz: 64 bytes
59 usb_cdcd_acm_data_baltset: 0
60 usb_cdcd_acm_data_bifcnum: 1
61 usb_cdcd_acm_data_buckout_maxpksz: 64 bytes
62 usb_cdcd_acm_data_buckout_maxpksz_hs: 512 bytes
63 usb_cdcd_acm_data_builin_maxpksz: 64 bytes
64 usb_cdcd_acm_data_builin_maxpksz_hs: 512 bytes
65 usb_cdcd_acm_data_bulkin_epaddr: EndpointAddress = 0x81
66 usb_cdcd_acm_data_bulkout_epaddr: EndpointAddress = 0x01
67 usb_cdcd_acm_data_iifc: 0
68 usb_cdcd_acm_epaddr: EndpointAddress = 0x82
69 usb_cdcd_acm_iconfig_en: false
70 usb_cdcd_acm_iconfig_str: ''
Kévin Redon3bc17752019-01-24 16:55:39 +010071 usb_cdcd_acm_idproduct: 24897
72 usb_cdcd_acm_idvender: 7504
73 usb_cdcd_acm_imanufact_en: true
74 usb_cdcd_acm_imanufact_str: sysmocom
75 usb_cdcd_acm_iproduct_en: true
76 usb_cdcd_acm_iproduct_str: sysmoOCTSIM
Kévin Redon69b92d92019-01-24 16:39:20 +010077 usb_cdcd_acm_iserialnum_en: false
78 usb_cdcd_acm_iserialnum_str: 123456789ABCDEF
79 usb_cdcd_acm_langid: '0x0409'
Kévin Redon3bc17752019-01-24 16:55:39 +010080 usb_cdcd_acm_str_en: true
Kévin Redon69b92d92019-01-24 16:39:20 +010081 definition: Atmel:USB:0.0.1::USB_Device_CDC_ACM
82 functionality: USB_Device_CDC_ACM
83 api: USB:Device:CDC_ACM
84 dependencies:
85 USB Device Stack Core Instance: USB_DEVICE_CORE
86 USB Class CDC: USB_CLASS_CDC
87drivers:
88 CMCC:
89 user_label: CMCC
90 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::CMCC::driver_config_definition::CMCC::HAL:HPL:CMCC
91 functionality: System
92 api: HAL:HPL:CMCC
93 configuration:
94 cache_size: 4 KB
95 cmcc_advanced_configuration: false
96 cmcc_clock_gating_disable: false
97 cmcc_data_cache_disable: false
98 cmcc_enable: false
99 cmcc_inst_cache_disable: false
100 optional_signals: []
101 variant: null
102 clocks:
103 domain_group: null
104 DMAC:
105 user_label: DMAC
106 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::DMAC::driver_config_definition::DMAC::HAL:HPL:DMAC
107 functionality: System
108 api: HAL:HPL:DMAC
109 configuration:
110 dmac_beatsize_0: 8-bit bus transfer
111 dmac_beatsize_1: 8-bit bus transfer
112 dmac_beatsize_10: 8-bit bus transfer
113 dmac_beatsize_11: 8-bit bus transfer
114 dmac_beatsize_12: 8-bit bus transfer
115 dmac_beatsize_13: 8-bit bus transfer
116 dmac_beatsize_14: 8-bit bus transfer
117 dmac_beatsize_15: 8-bit bus transfer
118 dmac_beatsize_16: 8-bit bus transfer
119 dmac_beatsize_17: 8-bit bus transfer
120 dmac_beatsize_18: 8-bit bus transfer
121 dmac_beatsize_19: 8-bit bus transfer
122 dmac_beatsize_2: 8-bit bus transfer
123 dmac_beatsize_20: 8-bit bus transfer
124 dmac_beatsize_21: 8-bit bus transfer
125 dmac_beatsize_22: 8-bit bus transfer
126 dmac_beatsize_23: 8-bit bus transfer
127 dmac_beatsize_24: 8-bit bus transfer
128 dmac_beatsize_25: 8-bit bus transfer
129 dmac_beatsize_26: 8-bit bus transfer
130 dmac_beatsize_27: 8-bit bus transfer
131 dmac_beatsize_28: 8-bit bus transfer
132 dmac_beatsize_29: 8-bit bus transfer
133 dmac_beatsize_3: 8-bit bus transfer
134 dmac_beatsize_30: 8-bit bus transfer
135 dmac_beatsize_31: 8-bit bus transfer
136 dmac_beatsize_4: 8-bit bus transfer
137 dmac_beatsize_5: 8-bit bus transfer
138 dmac_beatsize_6: 8-bit bus transfer
139 dmac_beatsize_7: 8-bit bus transfer
140 dmac_beatsize_8: 8-bit bus transfer
141 dmac_beatsize_9: 8-bit bus transfer
142 dmac_blockact_0: Channel will be disabled if it is the last block transfer in
143 the transaction
144 dmac_blockact_1: Channel will be disabled if it is the last block transfer in
145 the transaction
146 dmac_blockact_10: Channel will be disabled if it is the last block transfer
147 in the transaction
148 dmac_blockact_11: Channel will be disabled if it is the last block transfer
149 in the transaction
150 dmac_blockact_12: Channel will be disabled if it is the last block transfer
151 in the transaction
152 dmac_blockact_13: Channel will be disabled if it is the last block transfer
153 in the transaction
154 dmac_blockact_14: Channel will be disabled if it is the last block transfer
155 in the transaction
156 dmac_blockact_15: Channel will be disabled if it is the last block transfer
157 in the transaction
158 dmac_blockact_16: Channel will be disabled if it is the last block transfer
159 in the transaction
160 dmac_blockact_17: Channel will be disabled if it is the last block transfer
161 in the transaction
162 dmac_blockact_18: Channel will be disabled if it is the last block transfer
163 in the transaction
164 dmac_blockact_19: Channel will be disabled if it is the last block transfer
165 in the transaction
166 dmac_blockact_2: Channel will be disabled if it is the last block transfer in
167 the transaction
168 dmac_blockact_20: Channel will be disabled if it is the last block transfer
169 in the transaction
170 dmac_blockact_21: Channel will be disabled if it is the last block transfer
171 in the transaction
172 dmac_blockact_22: Channel will be disabled if it is the last block transfer
173 in the transaction
174 dmac_blockact_23: Channel will be disabled if it is the last block transfer
175 in the transaction
176 dmac_blockact_24: Channel will be disabled if it is the last block transfer
177 in the transaction
178 dmac_blockact_25: Channel will be disabled if it is the last block transfer
179 in the transaction
180 dmac_blockact_26: Channel will be disabled if it is the last block transfer
181 in the transaction
182 dmac_blockact_27: Channel will be disabled if it is the last block transfer
183 in the transaction
184 dmac_blockact_28: Channel will be disabled if it is the last block transfer
185 in the transaction
186 dmac_blockact_29: Channel will be disabled if it is the last block transfer
187 in the transaction
188 dmac_blockact_3: Channel will be disabled if it is the last block transfer in
189 the transaction
190 dmac_blockact_30: Channel will be disabled if it is the last block transfer
191 in the transaction
192 dmac_blockact_31: Channel will be disabled if it is the last block transfer
193 in the transaction
194 dmac_blockact_4: Channel will be disabled if it is the last block transfer in
195 the transaction
196 dmac_blockact_5: Channel will be disabled if it is the last block transfer in
197 the transaction
198 dmac_blockact_6: Channel will be disabled if it is the last block transfer in
199 the transaction
200 dmac_blockact_7: Channel will be disabled if it is the last block transfer in
201 the transaction
202 dmac_blockact_8: Channel will be disabled if it is the last block transfer in
203 the transaction
204 dmac_blockact_9: Channel will be disabled if it is the last block transfer in
205 the transaction
206 dmac_channel_0_settings: false
207 dmac_channel_10_settings: false
208 dmac_channel_11_settings: false
209 dmac_channel_12_settings: false
210 dmac_channel_13_settings: false
211 dmac_channel_14_settings: false
212 dmac_channel_15_settings: false
213 dmac_channel_16_settings: false
214 dmac_channel_17_settings: false
215 dmac_channel_18_settings: false
216 dmac_channel_19_settings: false
217 dmac_channel_1_settings: false
218 dmac_channel_20_settings: false
219 dmac_channel_21_settings: false
220 dmac_channel_22_settings: false
221 dmac_channel_23_settings: false
222 dmac_channel_24_settings: false
223 dmac_channel_25_settings: false
224 dmac_channel_26_settings: false
225 dmac_channel_27_settings: false
226 dmac_channel_28_settings: false
227 dmac_channel_29_settings: false
228 dmac_channel_2_settings: false
229 dmac_channel_30_settings: false
230 dmac_channel_31_settings: false
231 dmac_channel_3_settings: false
232 dmac_channel_4_settings: false
233 dmac_channel_5_settings: false
234 dmac_channel_6_settings: false
235 dmac_channel_7_settings: false
236 dmac_channel_8_settings: false
237 dmac_channel_9_settings: false
238 dmac_dbgrun: false
239 dmac_dstinc_0: false
240 dmac_dstinc_1: false
241 dmac_dstinc_10: false
242 dmac_dstinc_11: false
243 dmac_dstinc_12: false
244 dmac_dstinc_13: false
245 dmac_dstinc_14: false
246 dmac_dstinc_15: false
247 dmac_dstinc_16: false
248 dmac_dstinc_17: false
249 dmac_dstinc_18: false
250 dmac_dstinc_19: false
251 dmac_dstinc_2: false
252 dmac_dstinc_20: false
253 dmac_dstinc_21: false
254 dmac_dstinc_22: false
255 dmac_dstinc_23: false
256 dmac_dstinc_24: false
257 dmac_dstinc_25: false
258 dmac_dstinc_26: false
259 dmac_dstinc_27: false
260 dmac_dstinc_28: false
261 dmac_dstinc_29: false
262 dmac_dstinc_3: false
263 dmac_dstinc_30: false
264 dmac_dstinc_31: false
265 dmac_dstinc_4: false
266 dmac_dstinc_5: false
267 dmac_dstinc_6: false
268 dmac_dstinc_7: false
269 dmac_dstinc_8: false
270 dmac_dstinc_9: false
271 dmac_enable: false
272 dmac_evact_0: No action
273 dmac_evact_1: No action
274 dmac_evact_10: No action
275 dmac_evact_11: No action
276 dmac_evact_12: No action
277 dmac_evact_13: No action
278 dmac_evact_14: No action
279 dmac_evact_15: No action
280 dmac_evact_16: No action
281 dmac_evact_17: No action
282 dmac_evact_18: No action
283 dmac_evact_19: No action
284 dmac_evact_2: No action
285 dmac_evact_20: No action
286 dmac_evact_21: No action
287 dmac_evact_22: No action
288 dmac_evact_23: No action
289 dmac_evact_24: No action
290 dmac_evact_25: No action
291 dmac_evact_26: No action
292 dmac_evact_27: No action
293 dmac_evact_28: No action
294 dmac_evact_29: No action
295 dmac_evact_3: No action
296 dmac_evact_30: No action
297 dmac_evact_31: No action
298 dmac_evact_4: No action
299 dmac_evact_5: No action
300 dmac_evact_6: No action
301 dmac_evact_7: No action
302 dmac_evact_8: No action
303 dmac_evact_9: No action
304 dmac_evie_0: false
305 dmac_evie_1: false
306 dmac_evie_10: false
307 dmac_evie_11: false
308 dmac_evie_12: false
309 dmac_evie_13: false
310 dmac_evie_14: false
311 dmac_evie_15: false
312 dmac_evie_16: false
313 dmac_evie_17: false
314 dmac_evie_18: false
315 dmac_evie_19: false
316 dmac_evie_2: false
317 dmac_evie_20: false
318 dmac_evie_21: false
319 dmac_evie_22: false
320 dmac_evie_23: false
321 dmac_evie_24: false
322 dmac_evie_25: false
323 dmac_evie_26: false
324 dmac_evie_27: false
325 dmac_evie_28: false
326 dmac_evie_29: false
327 dmac_evie_3: false
328 dmac_evie_30: false
329 dmac_evie_31: false
330 dmac_evie_4: false
331 dmac_evie_5: false
332 dmac_evie_6: false
333 dmac_evie_7: false
334 dmac_evie_8: false
335 dmac_evie_9: false
336 dmac_evoe_0: false
337 dmac_evoe_1: false
338 dmac_evoe_10: false
339 dmac_evoe_11: false
340 dmac_evoe_12: false
341 dmac_evoe_13: false
342 dmac_evoe_14: false
343 dmac_evoe_15: false
344 dmac_evoe_16: false
345 dmac_evoe_17: false
346 dmac_evoe_18: false
347 dmac_evoe_19: false
348 dmac_evoe_2: false
349 dmac_evoe_20: false
350 dmac_evoe_21: false
351 dmac_evoe_22: false
352 dmac_evoe_23: false
353 dmac_evoe_24: false
354 dmac_evoe_25: false
355 dmac_evoe_26: false
356 dmac_evoe_27: false
357 dmac_evoe_28: false
358 dmac_evoe_29: false
359 dmac_evoe_3: false
360 dmac_evoe_30: false
361 dmac_evoe_31: false
362 dmac_evoe_4: false
363 dmac_evoe_5: false
364 dmac_evoe_6: false
365 dmac_evoe_7: false
366 dmac_evoe_8: false
367 dmac_evoe_9: false
368 dmac_evosel_0: Event generation disabled
369 dmac_evosel_1: Event generation disabled
370 dmac_evosel_10: Event generation disabled
371 dmac_evosel_11: Event generation disabled
372 dmac_evosel_12: Event generation disabled
373 dmac_evosel_13: Event generation disabled
374 dmac_evosel_14: Event generation disabled
375 dmac_evosel_15: Event generation disabled
376 dmac_evosel_16: Event generation disabled
377 dmac_evosel_17: Event generation disabled
378 dmac_evosel_18: Event generation disabled
379 dmac_evosel_19: Event generation disabled
380 dmac_evosel_2: Event generation disabled
381 dmac_evosel_20: Event generation disabled
382 dmac_evosel_21: Event generation disabled
383 dmac_evosel_22: Event generation disabled
384 dmac_evosel_23: Event generation disabled
385 dmac_evosel_24: Event generation disabled
386 dmac_evosel_25: Event generation disabled
387 dmac_evosel_26: Event generation disabled
388 dmac_evosel_27: Event generation disabled
389 dmac_evosel_28: Event generation disabled
390 dmac_evosel_29: Event generation disabled
391 dmac_evosel_3: Event generation disabled
392 dmac_evosel_30: Event generation disabled
393 dmac_evosel_31: Event generation disabled
394 dmac_evosel_4: Event generation disabled
395 dmac_evosel_5: Event generation disabled
396 dmac_evosel_6: Event generation disabled
397 dmac_evosel_7: Event generation disabled
398 dmac_evosel_8: Event generation disabled
399 dmac_evosel_9: Event generation disabled
400 dmac_lvl_0: Channel priority 0
401 dmac_lvl_1: Channel priority 0
402 dmac_lvl_10: Channel priority 0
403 dmac_lvl_11: Channel priority 0
404 dmac_lvl_12: Channel priority 0
405 dmac_lvl_13: Channel priority 0
406 dmac_lvl_14: Channel priority 0
407 dmac_lvl_15: Channel priority 0
408 dmac_lvl_16: Channel priority 0
409 dmac_lvl_17: Channel priority 0
410 dmac_lvl_18: Channel priority 0
411 dmac_lvl_19: Channel priority 0
412 dmac_lvl_2: Channel priority 0
413 dmac_lvl_20: Channel priority 0
414 dmac_lvl_21: Channel priority 0
415 dmac_lvl_22: Channel priority 0
416 dmac_lvl_23: Channel priority 0
417 dmac_lvl_24: Channel priority 0
418 dmac_lvl_25: Channel priority 0
419 dmac_lvl_26: Channel priority 0
420 dmac_lvl_27: Channel priority 0
421 dmac_lvl_28: Channel priority 0
422 dmac_lvl_29: Channel priority 0
423 dmac_lvl_3: Channel priority 0
424 dmac_lvl_30: Channel priority 0
425 dmac_lvl_31: Channel priority 0
426 dmac_lvl_4: Channel priority 0
427 dmac_lvl_5: Channel priority 0
428 dmac_lvl_6: Channel priority 0
429 dmac_lvl_7: Channel priority 0
430 dmac_lvl_8: Channel priority 0
431 dmac_lvl_9: Channel priority 0
432 dmac_lvlen0: true
433 dmac_lvlen1: true
434 dmac_lvlen2: true
435 dmac_lvlen3: true
436 dmac_lvlpri0: 0
437 dmac_lvlpri1: 0
438 dmac_lvlpri2: 0
439 dmac_lvlpri3: 0
440 dmac_rrlvlen0: Static arbitration scheme for channel with priority 0
441 dmac_rrlvlen1: Static arbitration scheme for channel with priority 1
442 dmac_rrlvlen2: Static arbitration scheme for channel with priority 2
443 dmac_rrlvlen3: Static arbitration scheme for channel with priority 3
444 dmac_runstdby_0: false
445 dmac_runstdby_1: false
446 dmac_runstdby_10: false
447 dmac_runstdby_11: false
448 dmac_runstdby_12: false
449 dmac_runstdby_13: false
450 dmac_runstdby_14: false
451 dmac_runstdby_15: false
452 dmac_runstdby_16: false
453 dmac_runstdby_17: false
454 dmac_runstdby_18: false
455 dmac_runstdby_19: false
456 dmac_runstdby_2: false
457 dmac_runstdby_20: false
458 dmac_runstdby_21: false
459 dmac_runstdby_22: false
460 dmac_runstdby_23: false
461 dmac_runstdby_24: false
462 dmac_runstdby_25: false
463 dmac_runstdby_26: false
464 dmac_runstdby_27: false
465 dmac_runstdby_28: false
466 dmac_runstdby_29: false
467 dmac_runstdby_3: false
468 dmac_runstdby_30: false
469 dmac_runstdby_31: false
470 dmac_runstdby_4: false
471 dmac_runstdby_5: false
472 dmac_runstdby_6: false
473 dmac_runstdby_7: false
474 dmac_runstdby_8: false
475 dmac_runstdby_9: false
476 dmac_srcinc_0: false
477 dmac_srcinc_1: false
478 dmac_srcinc_10: false
479 dmac_srcinc_11: false
480 dmac_srcinc_12: false
481 dmac_srcinc_13: false
482 dmac_srcinc_14: false
483 dmac_srcinc_15: false
484 dmac_srcinc_16: false
485 dmac_srcinc_17: false
486 dmac_srcinc_18: false
487 dmac_srcinc_19: false
488 dmac_srcinc_2: false
489 dmac_srcinc_20: false
490 dmac_srcinc_21: false
491 dmac_srcinc_22: false
492 dmac_srcinc_23: false
493 dmac_srcinc_24: false
494 dmac_srcinc_25: false
495 dmac_srcinc_26: false
496 dmac_srcinc_27: false
497 dmac_srcinc_28: false
498 dmac_srcinc_29: false
499 dmac_srcinc_3: false
500 dmac_srcinc_30: false
501 dmac_srcinc_31: false
502 dmac_srcinc_4: false
503 dmac_srcinc_5: false
504 dmac_srcinc_6: false
505 dmac_srcinc_7: false
506 dmac_srcinc_8: false
507 dmac_srcinc_9: false
508 dmac_stepsel_0: Step size settings apply to the destination address
509 dmac_stepsel_1: Step size settings apply to the destination address
510 dmac_stepsel_10: Step size settings apply to the destination address
511 dmac_stepsel_11: Step size settings apply to the destination address
512 dmac_stepsel_12: Step size settings apply to the destination address
513 dmac_stepsel_13: Step size settings apply to the destination address
514 dmac_stepsel_14: Step size settings apply to the destination address
515 dmac_stepsel_15: Step size settings apply to the destination address
516 dmac_stepsel_16: Step size settings apply to the destination address
517 dmac_stepsel_17: Step size settings apply to the destination address
518 dmac_stepsel_18: Step size settings apply to the destination address
519 dmac_stepsel_19: Step size settings apply to the destination address
520 dmac_stepsel_2: Step size settings apply to the destination address
521 dmac_stepsel_20: Step size settings apply to the destination address
522 dmac_stepsel_21: Step size settings apply to the destination address
523 dmac_stepsel_22: Step size settings apply to the destination address
524 dmac_stepsel_23: Step size settings apply to the destination address
525 dmac_stepsel_24: Step size settings apply to the destination address
526 dmac_stepsel_25: Step size settings apply to the destination address
527 dmac_stepsel_26: Step size settings apply to the destination address
528 dmac_stepsel_27: Step size settings apply to the destination address
529 dmac_stepsel_28: Step size settings apply to the destination address
530 dmac_stepsel_29: Step size settings apply to the destination address
531 dmac_stepsel_3: Step size settings apply to the destination address
532 dmac_stepsel_30: Step size settings apply to the destination address
533 dmac_stepsel_31: Step size settings apply to the destination address
534 dmac_stepsel_4: Step size settings apply to the destination address
535 dmac_stepsel_5: Step size settings apply to the destination address
536 dmac_stepsel_6: Step size settings apply to the destination address
537 dmac_stepsel_7: Step size settings apply to the destination address
538 dmac_stepsel_8: Step size settings apply to the destination address
539 dmac_stepsel_9: Step size settings apply to the destination address
540 dmac_stepsize_0: Next ADDR = ADDR + (BEATSIZE + 1) * 1
541 dmac_stepsize_1: Next ADDR = ADDR + (BEATSIZE + 1) * 1
542 dmac_stepsize_10: Next ADDR = ADDR + (BEATSIZE + 1) * 1
543 dmac_stepsize_11: Next ADDR = ADDR + (BEATSIZE + 1) * 1
544 dmac_stepsize_12: Next ADDR = ADDR + (BEATSIZE + 1) * 1
545 dmac_stepsize_13: Next ADDR = ADDR + (BEATSIZE + 1) * 1
546 dmac_stepsize_14: Next ADDR = ADDR + (BEATSIZE + 1) * 1
547 dmac_stepsize_15: Next ADDR = ADDR + (BEATSIZE + 1) * 1
548 dmac_stepsize_16: Next ADDR = ADDR + (BEATSIZE + 1) * 1
549 dmac_stepsize_17: Next ADDR = ADDR + (BEATSIZE + 1) * 1
550 dmac_stepsize_18: Next ADDR = ADDR + (BEATSIZE + 1) * 1
551 dmac_stepsize_19: Next ADDR = ADDR + (BEATSIZE + 1) * 1
552 dmac_stepsize_2: Next ADDR = ADDR + (BEATSIZE + 1) * 1
553 dmac_stepsize_20: Next ADDR = ADDR + (BEATSIZE + 1) * 1
554 dmac_stepsize_21: Next ADDR = ADDR + (BEATSIZE + 1) * 1
555 dmac_stepsize_22: Next ADDR = ADDR + (BEATSIZE + 1) * 1
556 dmac_stepsize_23: Next ADDR = ADDR + (BEATSIZE + 1) * 1
557 dmac_stepsize_24: Next ADDR = ADDR + (BEATSIZE + 1) * 1
558 dmac_stepsize_25: Next ADDR = ADDR + (BEATSIZE + 1) * 1
559 dmac_stepsize_26: Next ADDR = ADDR + (BEATSIZE + 1) * 1
560 dmac_stepsize_27: Next ADDR = ADDR + (BEATSIZE + 1) * 1
561 dmac_stepsize_28: Next ADDR = ADDR + (BEATSIZE + 1) * 1
562 dmac_stepsize_29: Next ADDR = ADDR + (BEATSIZE + 1) * 1
563 dmac_stepsize_3: Next ADDR = ADDR + (BEATSIZE + 1) * 1
564 dmac_stepsize_30: Next ADDR = ADDR + (BEATSIZE + 1) * 1
565 dmac_stepsize_31: Next ADDR = ADDR + (BEATSIZE + 1) * 1
566 dmac_stepsize_4: Next ADDR = ADDR + (BEATSIZE + 1) * 1
567 dmac_stepsize_5: Next ADDR = ADDR + (BEATSIZE + 1) * 1
568 dmac_stepsize_6: Next ADDR = ADDR + (BEATSIZE + 1) * 1
569 dmac_stepsize_7: Next ADDR = ADDR + (BEATSIZE + 1) * 1
570 dmac_stepsize_8: Next ADDR = ADDR + (BEATSIZE + 1) * 1
571 dmac_stepsize_9: Next ADDR = ADDR + (BEATSIZE + 1) * 1
572 dmac_trifsrc_0: Only software/event triggers
573 dmac_trifsrc_1: Only software/event triggers
574 dmac_trifsrc_10: Only software/event triggers
575 dmac_trifsrc_11: Only software/event triggers
576 dmac_trifsrc_12: Only software/event triggers
577 dmac_trifsrc_13: Only software/event triggers
578 dmac_trifsrc_14: Only software/event triggers
579 dmac_trifsrc_15: Only software/event triggers
580 dmac_trifsrc_16: Only software/event triggers
581 dmac_trifsrc_17: Only software/event triggers
582 dmac_trifsrc_18: Only software/event triggers
583 dmac_trifsrc_19: Only software/event triggers
584 dmac_trifsrc_2: Only software/event triggers
585 dmac_trifsrc_20: Only software/event triggers
586 dmac_trifsrc_21: Only software/event triggers
587 dmac_trifsrc_22: Only software/event triggers
588 dmac_trifsrc_23: Only software/event triggers
589 dmac_trifsrc_24: Only software/event triggers
590 dmac_trifsrc_25: Only software/event triggers
591 dmac_trifsrc_26: Only software/event triggers
592 dmac_trifsrc_27: Only software/event triggers
593 dmac_trifsrc_28: Only software/event triggers
594 dmac_trifsrc_29: Only software/event triggers
595 dmac_trifsrc_3: Only software/event triggers
596 dmac_trifsrc_30: Only software/event triggers
597 dmac_trifsrc_31: Only software/event triggers
598 dmac_trifsrc_4: Only software/event triggers
599 dmac_trifsrc_5: Only software/event triggers
600 dmac_trifsrc_6: Only software/event triggers
601 dmac_trifsrc_7: Only software/event triggers
602 dmac_trifsrc_8: Only software/event triggers
603 dmac_trifsrc_9: Only software/event triggers
604 dmac_trigact_0: One trigger required for each block transfer
605 dmac_trigact_1: One trigger required for each block transfer
606 dmac_trigact_10: One trigger required for each block transfer
607 dmac_trigact_11: One trigger required for each block transfer
608 dmac_trigact_12: One trigger required for each block transfer
609 dmac_trigact_13: One trigger required for each block transfer
610 dmac_trigact_14: One trigger required for each block transfer
611 dmac_trigact_15: One trigger required for each block transfer
612 dmac_trigact_16: One trigger required for each block transfer
613 dmac_trigact_17: One trigger required for each block transfer
614 dmac_trigact_18: One trigger required for each block transfer
615 dmac_trigact_19: One trigger required for each block transfer
616 dmac_trigact_2: One trigger required for each block transfer
617 dmac_trigact_20: One trigger required for each block transfer
618 dmac_trigact_21: One trigger required for each block transfer
619 dmac_trigact_22: One trigger required for each block transfer
620 dmac_trigact_23: One trigger required for each block transfer
621 dmac_trigact_24: One trigger required for each block transfer
622 dmac_trigact_25: One trigger required for each block transfer
623 dmac_trigact_26: One trigger required for each block transfer
624 dmac_trigact_27: One trigger required for each block transfer
625 dmac_trigact_28: One trigger required for each block transfer
626 dmac_trigact_29: One trigger required for each block transfer
627 dmac_trigact_3: One trigger required for each block transfer
628 dmac_trigact_30: One trigger required for each block transfer
629 dmac_trigact_31: One trigger required for each block transfer
630 dmac_trigact_4: One trigger required for each block transfer
631 dmac_trigact_5: One trigger required for each block transfer
632 dmac_trigact_6: One trigger required for each block transfer
633 dmac_trigact_7: One trigger required for each block transfer
634 dmac_trigact_8: One trigger required for each block transfer
635 dmac_trigact_9: One trigger required for each block transfer
636 optional_signals: []
637 variant: null
638 clocks:
639 domain_group: null
640 GCLK:
641 user_label: GCLK
642 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::GCLK::driver_config_definition::GCLK::HAL:HPL:GCLK
643 functionality: System
644 api: HAL:HPL:GCLK
645 configuration:
646 enable_gclk_gen_0: true
647 enable_gclk_gen_1: true
648 enable_gclk_gen_10: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100649 enable_gclk_gen_11: true
Kévin Redon20abc4f2019-01-24 17:32:17 +0100650 enable_gclk_gen_2: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100651 enable_gclk_gen_3: true
652 enable_gclk_gen_4: false
653 enable_gclk_gen_5: false
654 enable_gclk_gen_6: false
655 enable_gclk_gen_7: false
656 enable_gclk_gen_8: false
657 enable_gclk_gen_9: false
658 gclk_arch_gen_0_enable: true
659 gclk_arch_gen_0_idc: false
660 gclk_arch_gen_0_oe: false
661 gclk_arch_gen_0_oov: false
662 gclk_arch_gen_0_runstdby: false
663 gclk_arch_gen_10_enable: false
664 gclk_arch_gen_10_idc: false
665 gclk_arch_gen_10_oe: false
666 gclk_arch_gen_10_oov: false
667 gclk_arch_gen_10_runstdby: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100668 gclk_arch_gen_11_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100669 gclk_arch_gen_11_idc: false
670 gclk_arch_gen_11_oe: false
671 gclk_arch_gen_11_oov: false
672 gclk_arch_gen_11_runstdby: false
673 gclk_arch_gen_1_enable: true
674 gclk_arch_gen_1_idc: false
675 gclk_arch_gen_1_oe: false
676 gclk_arch_gen_1_oov: false
677 gclk_arch_gen_1_runstdby: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100678 gclk_arch_gen_2_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100679 gclk_arch_gen_2_idc: false
680 gclk_arch_gen_2_oe: false
681 gclk_arch_gen_2_oov: false
682 gclk_arch_gen_2_runstdby: false
683 gclk_arch_gen_3_enable: true
684 gclk_arch_gen_3_idc: false
685 gclk_arch_gen_3_oe: false
686 gclk_arch_gen_3_oov: false
687 gclk_arch_gen_3_runstdby: false
688 gclk_arch_gen_4_enable: false
689 gclk_arch_gen_4_idc: false
690 gclk_arch_gen_4_oe: false
691 gclk_arch_gen_4_oov: false
692 gclk_arch_gen_4_runstdby: false
693 gclk_arch_gen_5_enable: false
694 gclk_arch_gen_5_idc: false
695 gclk_arch_gen_5_oe: false
696 gclk_arch_gen_5_oov: false
697 gclk_arch_gen_5_runstdby: false
698 gclk_arch_gen_6_enable: false
699 gclk_arch_gen_6_idc: false
700 gclk_arch_gen_6_oe: false
701 gclk_arch_gen_6_oov: false
702 gclk_arch_gen_6_runstdby: false
703 gclk_arch_gen_7_enable: false
704 gclk_arch_gen_7_idc: false
705 gclk_arch_gen_7_oe: false
706 gclk_arch_gen_7_oov: false
707 gclk_arch_gen_7_runstdby: false
708 gclk_arch_gen_8_enable: false
709 gclk_arch_gen_8_idc: false
710 gclk_arch_gen_8_oe: false
711 gclk_arch_gen_8_oov: false
712 gclk_arch_gen_8_runstdby: false
713 gclk_arch_gen_9_enable: false
714 gclk_arch_gen_9_idc: false
715 gclk_arch_gen_9_oe: false
716 gclk_arch_gen_9_oov: false
717 gclk_arch_gen_9_runstdby: false
718 gclk_gen_0_div: 1
719 gclk_gen_0_div_sel: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100720 gclk_gen_0_oscillator: Digital Phase Locked Loop (DPLL0)
Kévin Redon69b92d92019-01-24 16:39:20 +0100721 gclk_gen_10_div: 1
722 gclk_gen_10_div_sel: false
723 gclk_gen_10_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100724 gclk_gen_11_div: 6
Kévin Redon69b92d92019-01-24 16:39:20 +0100725 gclk_gen_11_div_sel: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100726 gclk_gen_11_oscillator: External Crystal Oscillator 8-48MHz (XOSC1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100727 gclk_gen_1_div: 1
728 gclk_gen_1_div_sel: false
729 gclk_gen_1_oscillator: Digital Frequency Locked Loop (DFLL48M)
730 gclk_gen_2_div: 1
Kévin Redon20abc4f2019-01-24 17:32:17 +0100731 gclk_gen_2_div_sel: false
732 gclk_gen_2_oscillator: Digital Phase Locked Loop (DPLL1)
Kévin Redon69b92d92019-01-24 16:39:20 +0100733 gclk_gen_3_div: 1
734 gclk_gen_3_div_sel: false
735 gclk_gen_3_oscillator: 32kHz External Crystal Oscillator (XOSC32K)
736 gclk_gen_4_div: 1
737 gclk_gen_4_div_sel: false
738 gclk_gen_4_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
739 gclk_gen_5_div: 1
740 gclk_gen_5_div_sel: false
741 gclk_gen_5_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
742 gclk_gen_6_div: 1
743 gclk_gen_6_div_sel: false
744 gclk_gen_6_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
745 gclk_gen_7_div: 1
746 gclk_gen_7_div_sel: false
747 gclk_gen_7_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
748 gclk_gen_8_div: 1
749 gclk_gen_8_div_sel: false
750 gclk_gen_8_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
751 gclk_gen_9_div: 1
752 gclk_gen_9_div_sel: false
753 gclk_gen_9_oscillator: External Crystal Oscillator 8-48MHz (XOSC0)
754 optional_signals: []
755 variant: null
756 clocks:
757 domain_group: null
758 MCLK:
759 user_label: MCLK
760 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::MCLK::driver_config_definition::MCLK::HAL:HPL:MCLK
761 functionality: System
762 api: HAL:HPL:MCLK
763 configuration:
764 cpu_clock_source: Generic clock generator 0
765 cpu_div: '1'
766 enable_cpu_clock: true
767 mclk_arch_bupdiv: Divide by 8
768 mclk_arch_hsdiv: Divide by 1
769 mclk_arch_lpdiv: Divide by 4
770 nvm_wait_states: '0'
771 optional_signals: []
772 variant: null
773 clocks:
774 domain_group:
775 nodes:
776 - name: CPU
777 input: CPU
778 configuration: {}
779 OSC32KCTRL:
780 user_label: OSC32KCTRL
781 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::OSC32KCTRL::driver_config_definition::OSC32KCTRL::HAL:HPL:OSC32KCTRL
782 functionality: System
783 api: HAL:HPL:OSC32KCTRL
784 configuration:
785 enable_osculp32k: true
786 enable_rtc_source: false
787 enable_xosc32k: true
788 osculp32k_calib: 0
789 osculp32k_calib_enable: false
Kévin Redon87af4892019-01-24 17:06:58 +0100790 rtc_1khz_selection: false
791 rtc_source_oscillator: 32kHz External Crystal Oscillator (XOSC32K)
Kévin Redon69b92d92019-01-24 16:39:20 +0100792 xosc32k_arch_cfden: false
793 xosc32k_arch_cfdeo: false
794 xosc32k_arch_cgm: Standard mode
795 xosc32k_arch_en1k: false
796 xosc32k_arch_en32k: true
797 xosc32k_arch_enable: true
798 xosc32k_arch_ondemand: true
799 xosc32k_arch_runstdby: false
800 xosc32k_arch_startup: 62592us
801 xosc32k_arch_swben: false
802 xosc32k_arch_xtalen: true
803 optional_signals: []
804 variant: null
805 clocks:
806 domain_group: null
807 OSCCTRL:
808 user_label: OSCCTRL
809 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::OSCCTRL::driver_config_definition::OSCCTRL::HAL:HPL:OSCCTRL
810 functionality: System
811 api: HAL:HPL:OSCCTRL
812 configuration:
813 dfll_arch_bplckc: false
814 dfll_arch_calibration: false
815 dfll_arch_ccdis: true
816 dfll_arch_coarse: 31
817 dfll_arch_cstep: 1
818 dfll_arch_enable: true
819 dfll_arch_fine: 128
820 dfll_arch_fstep: 1
821 dfll_arch_llaw: false
822 dfll_arch_ondemand: false
823 dfll_arch_qldis: false
824 dfll_arch_runstdby: false
825 dfll_arch_stable: false
826 dfll_arch_usbcrm: true
827 dfll_arch_waitlock: false
828 dfll_mode: Closed Loop Mode
829 dfll_mul: 48000
830 dfll_ref_clock: Generic clock generator 3
831 enable_dfll: true
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100832 enable_fdpll0: true
Kévin Redon20abc4f2019-01-24 17:32:17 +0100833 enable_fdpll1: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100834 enable_xosc0: false
835 enable_xosc1: true
836 fdpll0_arch_dcoen: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100837 fdpll0_arch_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100838 fdpll0_arch_filter: 0
839 fdpll0_arch_lbypass: false
840 fdpll0_arch_ltime: No time-out, automatic lock
841 fdpll0_arch_ondemand: false
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100842 fdpll0_arch_refclk: XOSC1 clock reference
Kévin Redon69b92d92019-01-24 16:39:20 +0100843 fdpll0_arch_runstdby: false
844 fdpll0_arch_wuf: false
845 fdpll0_clock_dcofilter: 0
Kévin Redon4a2d8f42019-01-24 17:15:10 +0100846 fdpll0_clock_div: 6
847 fdpll0_ldr: 59
848 fdpll0_ldrfrac: 0
849 fdpll0_ref_clock: Generic clock generator 11
Kévin Redon69b92d92019-01-24 16:39:20 +0100850 fdpll1_arch_dcoen: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100851 fdpll1_arch_enable: true
Kévin Redon69b92d92019-01-24 16:39:20 +0100852 fdpll1_arch_filter: 0
853 fdpll1_arch_lbypass: false
854 fdpll1_arch_ltime: No time-out, automatic lock
855 fdpll1_arch_ondemand: false
Kévin Redon20abc4f2019-01-24 17:32:17 +0100856 fdpll1_arch_refclk: XOSC1 clock reference
Kévin Redon69b92d92019-01-24 16:39:20 +0100857 fdpll1_arch_runstdby: false
858 fdpll1_arch_wuf: false
859 fdpll1_clock_dcofilter: 0
Kévin Redon20abc4f2019-01-24 17:32:17 +0100860 fdpll1_clock_div: 6
861 fdpll1_ldr: 49
862 fdpll1_ldrfrac: 0
863 fdpll1_ref_clock: Generic clock generator 11
Kévin Redon69b92d92019-01-24 16:39:20 +0100864 xosc0_arch_cfden: false
865 xosc0_arch_enable: false
866 xosc0_arch_enalc: false
867 xosc0_arch_lowbufgain: false
868 xosc0_arch_ondemand: false
869 xosc0_arch_runstdby: false
870 xosc0_arch_startup: 31us
871 xosc0_arch_swben: false
872 xosc0_arch_xtalen: false
873 xosc0_frequency: 12000000
874 xosc1_arch_cfden: false
875 xosc1_arch_enable: true
876 xosc1_arch_enalc: false
877 xosc1_arch_lowbufgain: false
878 xosc1_arch_ondemand: false
879 xosc1_arch_runstdby: false
880 xosc1_arch_startup: 31us
881 xosc1_arch_swben: false
882 xosc1_arch_xtalen: true
883 xosc1_frequency: 12000000
884 optional_signals: []
885 variant: null
886 clocks:
887 domain_group: null
888 PORT:
889 user_label: PORT
890 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::PORT::driver_config_definition::PORT::HAL:HPL:PORT
891 functionality: System
892 api: HAL:HPL:PORT
893 configuration:
894 enable_port_input_event_0: false
895 enable_port_input_event_1: false
896 enable_port_input_event_2: false
897 enable_port_input_event_3: false
898 porta_event_action_0: Output register of pin will be set to level of event
899 porta_event_action_1: Output register of pin will be set to level of event
900 porta_event_action_2: Output register of pin will be set to level of event
901 porta_event_action_3: Output register of pin will be set to level of event
902 porta_event_pin_identifier_0: 0
903 porta_event_pin_identifier_1: 0
904 porta_event_pin_identifier_2: 0
905 porta_event_pin_identifier_3: 0
906 porta_input_event_enable_0: false
907 porta_input_event_enable_1: false
908 porta_input_event_enable_2: false
909 porta_input_event_enable_3: false
910 portb_event_action_0: Output register of pin will be set to level of event
911 portb_event_action_1: Output register of pin will be set to level of event
912 portb_event_action_2: Output register of pin will be set to level of event
913 portb_event_action_3: Output register of pin will be set to level of event
914 portb_event_pin_identifier_0: 0
915 portb_event_pin_identifier_1: 0
916 portb_event_pin_identifier_2: 0
917 portb_event_pin_identifier_3: 0
918 portb_input_event_enable_0: false
919 portb_input_event_enable_1: false
920 portb_input_event_enable_2: false
921 portb_input_event_enable_3: false
922 portc_event_action_0: Output register of pin will be set to level of event
923 portc_event_action_1: Output register of pin will be set to level of event
924 portc_event_action_2: Output register of pin will be set to level of event
925 portc_event_action_3: Output register of pin will be set to level of event
926 portc_event_pin_identifier_0: 0
927 portc_event_pin_identifier_1: 0
928 portc_event_pin_identifier_2: 0
929 portc_event_pin_identifier_3: 0
930 portc_input_event_enable_0: false
931 portc_input_event_enable_1: false
932 portc_input_event_enable_2: false
933 portc_input_event_enable_3: false
934 portd_event_action_0: Output register of pin will be set to level of event
935 portd_event_action_1: Output register of pin will be set to level of event
936 portd_event_action_2: Output register of pin will be set to level of event
937 portd_event_action_3: Output register of pin will be set to level of event
938 portd_event_pin_identifier_0: 0
939 portd_event_pin_identifier_1: 0
940 portd_event_pin_identifier_2: 0
941 portd_event_pin_identifier_3: 0
942 portd_input_event_enable_0: false
943 portd_input_event_enable_1: false
944 portd_input_event_enable_2: false
945 portd_input_event_enable_3: false
946 optional_signals: []
947 variant: null
948 clocks:
949 domain_group: null
950 RAMECC:
951 user_label: RAMECC
952 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::RAMECC::driver_config_definition::RAMECC::HAL:HPL:RAMECC
953 functionality: System
954 api: HAL:HPL:RAMECC
955 configuration: {}
956 optional_signals: []
957 variant: null
958 clocks:
959 domain_group: null
960 USB_DEVICE_INSTANCE:
961 user_label: USB_DEVICE_INSTANCE
962 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::USB::driver_config_definition::USB.Device::HAL:Driver:USB.Device
963 functionality: USB
964 api: HAL:Driver:USB_Device
965 configuration:
966 usb_arch_ep0_cache: Cached by 64 bytes buffer
967 usb_arch_ep1_cache: Cached by 64 bytes buffer
968 usb_arch_ep2_cache: Cached by 64 bytes buffer
969 usb_arch_ep3_cache: Cached by 64 bytes buffer
970 usb_arch_ep4_cache: Cached by 64 bytes buffer
971 usb_arch_ep5_cache: Cached by 64 bytes buffer
972 usb_arch_ep6_cache: Cached by 64 bytes buffer
973 usb_arch_ep7_cache: Cached by 64 bytes buffer
974 usb_ep1_I_CACHE: No cache
975 usb_ep2_I_CACHE: No cache
976 usb_ep3_I_CACHE: No cache
977 usb_ep4_I_CACHE: No cache
978 usb_ep5_I_CACHE: No cache
979 usb_ep6_I_CACHE: No cache
980 usb_ep7_I_CACHE: No cache
981 usbd_arch_max_ep_n: 2 (EP 0x82 or 0x02)
982 usbd_arch_speed: Full speed
983 usbd_num_ep_sp: Max possible (by "Max Endpoint Number" config)
984 optional_signals: []
985 variant:
986 specification: default
987 required_signals:
988 - name: USB/DM
989 pad: PA24
990 label: Data-
991 - name: USB/DP
992 pad: PA25
993 label: Data+
994 clocks:
995 domain_group:
996 nodes:
997 - name: USB
998 input: Generic clock generator 1
999 configuration:
1000 usb_gclk_selection: Generic clock generator 1
1001pads:
1002 PA24:
1003 name: PA24
1004 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::pad::PA24
1005 mode: Advanced
1006 user_label: PA24
1007 configuration: {}
1008 PA25:
1009 name: PA25
1010 definition: Atmel:SAME54_Drivers:0.0.1::SAME54P20A-AU::pad::PA25
1011 mode: Advanced
1012 user_label: PA25
1013 configuration: {}
1014toolchain_options: []