1. 4cb8e32 use XOSC1 directly for DPLL1 by Kévin Redon · 5 years ago
  2. 20abc4f set DPLL1 to 100 MHz by Kévin Redon · 5 years ago
  3. 6b9363c remove usage of GCLK11 by Kévin Redon · 5 years ago
  4. 4a2d8f4 switch CPU clock to 120 MHz by Kévin Redon · 5 years ago
  5. 69b92d9 start with USB CDC echo example by Kévin Redon · 5 years ago